Commit 14539c8
clk: qcom: gcc-x1e80100: Set parent rate for USB3 sec and tert PHY pipe clks
Allow the USB3 second and third GCC PHY pipe clocks to propagate the
rate to the pipe clocks provided by the QMP combo PHYs. The first
instance is already doing that.
Fixes: 161b7c4 ("clk: qcom: Add Global Clock controller (GCC) driver for X1E80100")
Signed-off-by: Abel Vesa <abel.vesa@linaro.org>
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Link: https://lore.kernel.org/r/20240530-x1e80100-clk-gcc-usb3-sec-tert-set-parent-rate-v1-1-7b2b04cad545@linaro.org
Signed-off-by: Bjorn Andersson <andersson@kernel.org>1 parent 9db4585 commit 14539c8
1 file changed
Lines changed: 2 additions & 0 deletions
| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
5269 | 5269 | | |
5270 | 5270 | | |
5271 | 5271 | | |
| 5272 | + | |
5272 | 5273 | | |
5273 | 5274 | | |
5274 | 5275 | | |
| |||
5339 | 5340 | | |
5340 | 5341 | | |
5341 | 5342 | | |
| 5343 | + | |
5342 | 5344 | | |
5343 | 5345 | | |
5344 | 5346 | | |
| |||
0 commit comments