|
181 | 181 | #define CLK_DOUT_CPUCL0_DBG_PCLKDBG 14 |
182 | 182 | #define CLK_DOUT_CPUCL0_NOCP 15 |
183 | 183 |
|
| 184 | +/* CMU_CPUCL1 */ |
| 185 | +#define CLK_FOUT_CPUCL1_PLL 1 |
| 186 | + |
| 187 | +#define CLK_MOUT_PLL_CPUCL1 2 |
| 188 | +#define CLK_MOUT_CPUCL1_CLUSTER_USER 3 |
| 189 | +#define CLK_MOUT_CPUCL1_SWITCH_USER 4 |
| 190 | +#define CLK_MOUT_CPUCL1_CLUSTER 5 |
| 191 | +#define CLK_MOUT_CPUCL1_CORE 6 |
| 192 | + |
| 193 | +#define CLK_DOUT_CLUSTER1_ACLK 7 |
| 194 | +#define CLK_DOUT_CLUSTER1_ATCLK 8 |
| 195 | +#define CLK_DOUT_CLUSTER1_MPCLK 9 |
| 196 | +#define CLK_DOUT_CLUSTER1_PCLK 10 |
| 197 | +#define CLK_DOUT_CLUSTER1_PERIPHCLK 11 |
| 198 | +#define CLK_DOUT_CPUCL1_NOCP 12 |
| 199 | + |
| 200 | +/* CMU_CPUCL2 */ |
| 201 | +#define CLK_FOUT_CPUCL2_PLL 1 |
| 202 | + |
| 203 | +#define CLK_MOUT_PLL_CPUCL2 2 |
| 204 | +#define CLK_MOUT_CPUCL2_CLUSTER_USER 3 |
| 205 | +#define CLK_MOUT_CPUCL2_SWITCH_USER 4 |
| 206 | +#define CLK_MOUT_CPUCL2_CLUSTER 5 |
| 207 | +#define CLK_MOUT_CPUCL2_CORE 6 |
| 208 | + |
| 209 | +#define CLK_DOUT_CLUSTER2_ACLK 7 |
| 210 | +#define CLK_DOUT_CLUSTER2_ATCLK 8 |
| 211 | +#define CLK_DOUT_CLUSTER2_MPCLK 9 |
| 212 | +#define CLK_DOUT_CLUSTER2_PCLK 10 |
| 213 | +#define CLK_DOUT_CLUSTER2_PERIPHCLK 11 |
| 214 | +#define CLK_DOUT_CPUCL2_NOCP 12 |
| 215 | + |
184 | 216 | /* CMU_PERIC0 */ |
185 | 217 | #define CLK_MOUT_PERIC0_IP_USER 1 |
186 | 218 | #define CLK_MOUT_PERIC0_NOC_USER 2 |
|
0 commit comments