|
16 | 16 |
|
17 | 17 | enum clk_ids { |
18 | 18 | /* Core Clock Outputs exported to DT */ |
19 | | - LAST_DT_CORE_CLK = R9A09G047_GBETH_1_CLK_PTP_REF_I, |
| 19 | + LAST_DT_CORE_CLK = R9A09G047_USB3_0_CLKCORE, |
20 | 20 |
|
21 | 21 | /* External Input Clocks */ |
22 | 22 | CLK_AUDIO_EXTAL, |
@@ -181,6 +181,8 @@ static const struct cpg_core_clk r9a09g047_core_clks[] __initconst = { |
181 | 181 | CLK_PLLETH_DIV_125_FIX, 1, 1), |
182 | 182 | DEF_FIXED("gbeth_1_clk_ptp_ref_i", R9A09G047_GBETH_1_CLK_PTP_REF_I, |
183 | 183 | CLK_PLLETH_DIV_125_FIX, 1, 1), |
| 184 | + DEF_FIXED("usb3_0_ref_alt_clk_p", R9A09G047_USB3_0_REF_ALT_CLK_P, CLK_QEXTAL, 1, 1), |
| 185 | + DEF_FIXED("usb3_0_core_clk", R9A09G047_USB3_0_CLKCORE, CLK_QEXTAL, 1, 1), |
184 | 186 | }; |
185 | 187 |
|
186 | 188 | static const struct rzv2h_mod_clk r9a09g047_mod_clks[] __initconst = { |
@@ -276,6 +278,10 @@ static const struct rzv2h_mod_clk r9a09g047_mod_clks[] __initconst = { |
276 | 278 | BUS_MSTOP(8, BIT(4))), |
277 | 279 | DEF_MOD("sdhi_2_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 14, 5, 14, |
278 | 280 | BUS_MSTOP(8, BIT(4))), |
| 281 | + DEF_MOD("usb3_0_aclk", CLK_PLLDTY_DIV8, 10, 15, 5, 15, |
| 282 | + BUS_MSTOP(7, BIT(12))), |
| 283 | + DEF_MOD("usb3_0_pclk_usbtst", CLK_PLLDTY_ACPU_DIV4, 11, 0, 5, 16, |
| 284 | + BUS_MSTOP(7, BIT(14))), |
279 | 285 | DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_i", CLK_SMUX2_GBE0_TXCLK, 11, 8, 5, 24, |
280 | 286 | BUS_MSTOP(8, BIT(5)), 1), |
281 | 287 | DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_i", CLK_SMUX2_GBE0_RXCLK, 11, 9, 5, 25, |
@@ -352,6 +358,7 @@ static const struct rzv2h_reset r9a09g047_resets[] __initconst = { |
352 | 358 | DEF_RST(10, 7, 4, 24), /* SDHI_0_IXRST */ |
353 | 359 | DEF_RST(10, 8, 4, 25), /* SDHI_1_IXRST */ |
354 | 360 | DEF_RST(10, 9, 4, 26), /* SDHI_2_IXRST */ |
| 361 | + DEF_RST(10, 10, 4, 27), /* USB3_0_ARESETN */ |
355 | 362 | DEF_RST(11, 0, 5, 1), /* GBETH_0_ARESETN_I */ |
356 | 363 | DEF_RST(11, 1, 5, 2), /* GBETH_1_ARESETN_I */ |
357 | 364 | DEF_RST(12, 5, 5, 22), /* CRU_0_PRESETN */ |
|
0 commit comments