Skip to content

Commit 9c3111d

Browse files
Andy Yanmmind
authored andcommitted
drm/rockchip: inno_hdmi: Merge register definition to c file
Since this register definition is only use in one single c file, there is no need to put it in a separate header. Signed-off-by: Andy Yan <andy.yan@rock-chips.com> Signed-off-by: Heiko Stuebner <heiko@sntech.de> Link: https://lore.kernel.org/r/20250512124615.2848731-2-andyshrk@163.com
1 parent 52008d6 commit 9c3111d

2 files changed

Lines changed: 340 additions & 352 deletions

File tree

drivers/gpu/drm/rockchip/inno_hdmi.c

Lines changed: 340 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -29,11 +29,348 @@
2929

3030
#include "rockchip_drm_drv.h"
3131

32-
#include "inno_hdmi.h"
32+
#define INNO_HDMI_MIN_TMDS_CLOCK 25000000U
3333

34-
#define HIWORD_UPDATE(val, mask) ((val) | (mask) << 16)
34+
#define DDC_SEGMENT_ADDR 0x30
35+
36+
#define HDMI_SCL_RATE (100 * 1000)
37+
38+
#define DDC_BUS_FREQ_L 0x4b
39+
#define DDC_BUS_FREQ_H 0x4c
40+
41+
#define HDMI_SYS_CTRL 0x00
42+
#define m_RST_ANALOG (1 << 6)
43+
#define v_RST_ANALOG (0 << 6)
44+
#define v_NOT_RST_ANALOG (1 << 6)
45+
#define m_RST_DIGITAL (1 << 5)
46+
#define v_RST_DIGITAL (0 << 5)
47+
#define v_NOT_RST_DIGITAL (1 << 5)
48+
#define m_REG_CLK_INV (1 << 4)
49+
#define v_REG_CLK_NOT_INV (0 << 4)
50+
#define v_REG_CLK_INV (1 << 4)
51+
#define m_VCLK_INV (1 << 3)
52+
#define v_VCLK_NOT_INV (0 << 3)
53+
#define v_VCLK_INV (1 << 3)
54+
#define m_REG_CLK_SOURCE (1 << 2)
55+
#define v_REG_CLK_SOURCE_TMDS (0 << 2)
56+
#define v_REG_CLK_SOURCE_SYS (1 << 2)
57+
#define m_POWER (1 << 1)
58+
#define v_PWR_ON (0 << 1)
59+
#define v_PWR_OFF (1 << 1)
60+
#define m_INT_POL (1 << 0)
61+
#define v_INT_POL_HIGH 1
62+
#define v_INT_POL_LOW 0
63+
64+
#define HDMI_VIDEO_CONTRL1 0x01
65+
#define m_VIDEO_INPUT_FORMAT (7 << 1)
66+
#define m_DE_SOURCE (1 << 0)
67+
#define v_VIDEO_INPUT_FORMAT(n) (n << 1)
68+
#define v_DE_EXTERNAL 1
69+
#define v_DE_INTERNAL 0
70+
enum {
71+
VIDEO_INPUT_SDR_RGB444 = 0,
72+
VIDEO_INPUT_DDR_RGB444 = 5,
73+
VIDEO_INPUT_DDR_YCBCR422 = 6
74+
};
3575

36-
#define INNO_HDMI_MIN_TMDS_CLOCK 25000000U
76+
#define HDMI_VIDEO_CONTRL2 0x02
77+
#define m_VIDEO_OUTPUT_COLOR (3 << 6)
78+
#define m_VIDEO_INPUT_BITS (3 << 4)
79+
#define m_VIDEO_INPUT_CSP (1 << 0)
80+
#define v_VIDEO_OUTPUT_COLOR(n) (((n) & 0x3) << 6)
81+
#define v_VIDEO_INPUT_BITS(n) (n << 4)
82+
#define v_VIDEO_INPUT_CSP(n) (n << 0)
83+
enum {
84+
VIDEO_INPUT_12BITS = 0,
85+
VIDEO_INPUT_10BITS = 1,
86+
VIDEO_INPUT_REVERT = 2,
87+
VIDEO_INPUT_8BITS = 3,
88+
};
89+
90+
#define HDMI_VIDEO_CONTRL 0x03
91+
#define m_VIDEO_AUTO_CSC (1 << 7)
92+
#define v_VIDEO_AUTO_CSC(n) (n << 7)
93+
#define m_VIDEO_C0_C2_SWAP (1 << 0)
94+
#define v_VIDEO_C0_C2_SWAP(n) (n << 0)
95+
enum {
96+
C0_C2_CHANGE_ENABLE = 0,
97+
C0_C2_CHANGE_DISABLE = 1,
98+
AUTO_CSC_DISABLE = 0,
99+
AUTO_CSC_ENABLE = 1,
100+
};
101+
102+
#define HDMI_VIDEO_CONTRL3 0x04
103+
#define m_COLOR_DEPTH_NOT_INDICATED (1 << 4)
104+
#define m_SOF (1 << 3)
105+
#define m_COLOR_RANGE (1 << 2)
106+
#define m_CSC (1 << 0)
107+
#define v_COLOR_DEPTH_NOT_INDICATED(n) ((n) << 4)
108+
#define v_SOF_ENABLE (0 << 3)
109+
#define v_SOF_DISABLE (1 << 3)
110+
#define v_COLOR_RANGE_FULL (1 << 2)
111+
#define v_COLOR_RANGE_LIMITED (0 << 2)
112+
#define v_CSC_ENABLE 1
113+
#define v_CSC_DISABLE 0
114+
115+
#define HDMI_AV_MUTE 0x05
116+
#define m_AVMUTE_CLEAR (1 << 7)
117+
#define m_AVMUTE_ENABLE (1 << 6)
118+
#define m_AUDIO_MUTE (1 << 1)
119+
#define m_VIDEO_BLACK (1 << 0)
120+
#define v_AVMUTE_CLEAR(n) (n << 7)
121+
#define v_AVMUTE_ENABLE(n) (n << 6)
122+
#define v_AUDIO_MUTE(n) (n << 1)
123+
#define v_VIDEO_MUTE(n) (n << 0)
124+
125+
#define HDMI_VIDEO_TIMING_CTL 0x08
126+
#define v_HSYNC_POLARITY(n) (n << 3)
127+
#define v_VSYNC_POLARITY(n) (n << 2)
128+
#define v_INETLACE(n) (n << 1)
129+
#define v_EXTERANL_VIDEO(n) (n << 0)
130+
131+
#define HDMI_VIDEO_EXT_HTOTAL_L 0x09
132+
#define HDMI_VIDEO_EXT_HTOTAL_H 0x0a
133+
#define HDMI_VIDEO_EXT_HBLANK_L 0x0b
134+
#define HDMI_VIDEO_EXT_HBLANK_H 0x0c
135+
#define HDMI_VIDEO_EXT_HDELAY_L 0x0d
136+
#define HDMI_VIDEO_EXT_HDELAY_H 0x0e
137+
#define HDMI_VIDEO_EXT_HDURATION_L 0x0f
138+
#define HDMI_VIDEO_EXT_HDURATION_H 0x10
139+
#define HDMI_VIDEO_EXT_VTOTAL_L 0x11
140+
#define HDMI_VIDEO_EXT_VTOTAL_H 0x12
141+
#define HDMI_VIDEO_EXT_VBLANK 0x13
142+
#define HDMI_VIDEO_EXT_VDELAY 0x14
143+
#define HDMI_VIDEO_EXT_VDURATION 0x15
144+
145+
#define HDMI_VIDEO_CSC_COEF 0x18
146+
147+
#define HDMI_AUDIO_CTRL1 0x35
148+
enum {
149+
CTS_SOURCE_INTERNAL = 0,
150+
CTS_SOURCE_EXTERNAL = 1,
151+
};
152+
#define v_CTS_SOURCE(n) (n << 7)
153+
154+
enum {
155+
DOWNSAMPLE_DISABLE = 0,
156+
DOWNSAMPLE_1_2 = 1,
157+
DOWNSAMPLE_1_4 = 2,
158+
};
159+
#define v_DOWN_SAMPLE(n) (n << 5)
160+
161+
enum {
162+
AUDIO_SOURCE_IIS = 0,
163+
AUDIO_SOURCE_SPDIF = 1,
164+
};
165+
#define v_AUDIO_SOURCE(n) (n << 3)
166+
167+
#define v_MCLK_ENABLE(n) (n << 2)
168+
enum {
169+
MCLK_128FS = 0,
170+
MCLK_256FS = 1,
171+
MCLK_384FS = 2,
172+
MCLK_512FS = 3,
173+
};
174+
#define v_MCLK_RATIO(n) (n)
175+
176+
#define AUDIO_SAMPLE_RATE 0x37
177+
enum {
178+
AUDIO_32K = 0x3,
179+
AUDIO_441K = 0x0,
180+
AUDIO_48K = 0x2,
181+
AUDIO_882K = 0x8,
182+
AUDIO_96K = 0xa,
183+
AUDIO_1764K = 0xc,
184+
AUDIO_192K = 0xe,
185+
};
186+
187+
#define AUDIO_I2S_MODE 0x38
188+
enum {
189+
I2S_CHANNEL_1_2 = 1,
190+
I2S_CHANNEL_3_4 = 3,
191+
I2S_CHANNEL_5_6 = 7,
192+
I2S_CHANNEL_7_8 = 0xf
193+
};
194+
#define v_I2S_CHANNEL(n) ((n) << 2)
195+
enum {
196+
I2S_STANDARD = 0,
197+
I2S_LEFT_JUSTIFIED = 1,
198+
I2S_RIGHT_JUSTIFIED = 2,
199+
};
200+
#define v_I2S_MODE(n) (n)
201+
202+
#define AUDIO_I2S_MAP 0x39
203+
#define AUDIO_I2S_SWAPS_SPDIF 0x3a
204+
#define v_SPIDF_FREQ(n) (n)
205+
206+
#define N_32K 0x1000
207+
#define N_441K 0x1880
208+
#define N_882K 0x3100
209+
#define N_1764K 0x6200
210+
#define N_48K 0x1800
211+
#define N_96K 0x3000
212+
#define N_192K 0x6000
213+
214+
#define HDMI_AUDIO_CHANNEL_STATUS 0x3e
215+
#define m_AUDIO_STATUS_NLPCM (1 << 7)
216+
#define m_AUDIO_STATUS_USE (1 << 6)
217+
#define m_AUDIO_STATUS_COPYRIGHT (1 << 5)
218+
#define m_AUDIO_STATUS_ADDITION (3 << 2)
219+
#define m_AUDIO_STATUS_CLK_ACCURACY (2 << 0)
220+
#define v_AUDIO_STATUS_NLPCM(n) ((n & 1) << 7)
221+
#define AUDIO_N_H 0x3f
222+
#define AUDIO_N_M 0x40
223+
#define AUDIO_N_L 0x41
224+
225+
#define HDMI_AUDIO_CTS_H 0x45
226+
#define HDMI_AUDIO_CTS_M 0x46
227+
#define HDMI_AUDIO_CTS_L 0x47
228+
229+
#define HDMI_DDC_CLK_L 0x4b
230+
#define HDMI_DDC_CLK_H 0x4c
231+
232+
#define HDMI_EDID_SEGMENT_POINTER 0x4d
233+
#define HDMI_EDID_WORD_ADDR 0x4e
234+
#define HDMI_EDID_FIFO_OFFSET 0x4f
235+
#define HDMI_EDID_FIFO_ADDR 0x50
236+
237+
#define HDMI_PACKET_SEND_MANUAL 0x9c
238+
#define HDMI_PACKET_SEND_AUTO 0x9d
239+
#define m_PACKET_GCP_EN (1 << 7)
240+
#define m_PACKET_MSI_EN (1 << 6)
241+
#define m_PACKET_SDI_EN (1 << 5)
242+
#define m_PACKET_VSI_EN (1 << 4)
243+
#define v_PACKET_GCP_EN(n) ((n & 1) << 7)
244+
#define v_PACKET_MSI_EN(n) ((n & 1) << 6)
245+
#define v_PACKET_SDI_EN(n) ((n & 1) << 5)
246+
#define v_PACKET_VSI_EN(n) ((n & 1) << 4)
247+
248+
#define HDMI_CONTROL_PACKET_BUF_INDEX 0x9f
249+
enum {
250+
INFOFRAME_VSI = 0x05,
251+
INFOFRAME_AVI = 0x06,
252+
INFOFRAME_AAI = 0x08,
253+
};
254+
255+
#define HDMI_CONTROL_PACKET_ADDR 0xa0
256+
#define HDMI_MAXIMUM_INFO_FRAME_SIZE 0x11
257+
enum {
258+
AVI_COLOR_MODE_RGB = 0,
259+
AVI_COLOR_MODE_YCBCR422 = 1,
260+
AVI_COLOR_MODE_YCBCR444 = 2,
261+
AVI_COLORIMETRY_NO_DATA = 0,
262+
263+
AVI_COLORIMETRY_SMPTE_170M = 1,
264+
AVI_COLORIMETRY_ITU709 = 2,
265+
AVI_COLORIMETRY_EXTENDED = 3,
266+
267+
AVI_CODED_FRAME_ASPECT_NO_DATA = 0,
268+
AVI_CODED_FRAME_ASPECT_4_3 = 1,
269+
AVI_CODED_FRAME_ASPECT_16_9 = 2,
270+
271+
ACTIVE_ASPECT_RATE_SAME_AS_CODED_FRAME = 0x08,
272+
ACTIVE_ASPECT_RATE_4_3 = 0x09,
273+
ACTIVE_ASPECT_RATE_16_9 = 0x0A,
274+
ACTIVE_ASPECT_RATE_14_9 = 0x0B,
275+
};
276+
277+
#define HDMI_HDCP_CTRL 0x52
278+
#define m_HDMI_DVI (1 << 1)
279+
#define v_HDMI_DVI(n) (n << 1)
280+
281+
#define HDMI_INTERRUPT_MASK1 0xc0
282+
#define HDMI_INTERRUPT_STATUS1 0xc1
283+
#define m_INT_ACTIVE_VSYNC (1 << 5)
284+
#define m_INT_EDID_READY (1 << 2)
285+
286+
#define HDMI_INTERRUPT_MASK2 0xc2
287+
#define HDMI_INTERRUPT_STATUS2 0xc3
288+
#define m_INT_HDCP_ERR (1 << 7)
289+
#define m_INT_BKSV_FLAG (1 << 6)
290+
#define m_INT_HDCP_OK (1 << 4)
291+
292+
#define HDMI_STATUS 0xc8
293+
#define m_HOTPLUG (1 << 7)
294+
#define m_MASK_INT_HOTPLUG (1 << 5)
295+
#define m_INT_HOTPLUG (1 << 1)
296+
#define v_MASK_INT_HOTPLUG(n) ((n & 0x1) << 5)
297+
298+
#define HDMI_COLORBAR 0xc9
299+
300+
#define HDMI_PHY_SYNC 0xce
301+
#define HDMI_PHY_SYS_CTL 0xe0
302+
#define m_TMDS_CLK_SOURCE (1 << 5)
303+
#define v_TMDS_FROM_PLL (0 << 5)
304+
#define v_TMDS_FROM_GEN (1 << 5)
305+
#define m_PHASE_CLK (1 << 4)
306+
#define v_DEFAULT_PHASE (0 << 4)
307+
#define v_SYNC_PHASE (1 << 4)
308+
#define m_TMDS_CURRENT_PWR (1 << 3)
309+
#define v_TURN_ON_CURRENT (0 << 3)
310+
#define v_CAT_OFF_CURRENT (1 << 3)
311+
#define m_BANDGAP_PWR (1 << 2)
312+
#define v_BANDGAP_PWR_UP (0 << 2)
313+
#define v_BANDGAP_PWR_DOWN (1 << 2)
314+
#define m_PLL_PWR (1 << 1)
315+
#define v_PLL_PWR_UP (0 << 1)
316+
#define v_PLL_PWR_DOWN (1 << 1)
317+
#define m_TMDS_CHG_PWR (1 << 0)
318+
#define v_TMDS_CHG_PWR_UP (0 << 0)
319+
#define v_TMDS_CHG_PWR_DOWN (1 << 0)
320+
321+
#define HDMI_PHY_CHG_PWR 0xe1
322+
#define v_CLK_CHG_PWR(n) ((n & 1) << 3)
323+
#define v_DATA_CHG_PWR(n) ((n & 7) << 0)
324+
325+
#define HDMI_PHY_DRIVER 0xe2
326+
#define v_CLK_MAIN_DRIVER(n) (n << 4)
327+
#define v_DATA_MAIN_DRIVER(n) (n << 0)
328+
329+
#define HDMI_PHY_PRE_EMPHASIS 0xe3
330+
#define v_PRE_EMPHASIS(n) ((n & 7) << 4)
331+
#define v_CLK_PRE_DRIVER(n) ((n & 3) << 2)
332+
#define v_DATA_PRE_DRIVER(n) ((n & 3) << 0)
333+
334+
#define HDMI_PHY_FEEDBACK_DIV_RATIO_LOW 0xe7
335+
#define v_FEEDBACK_DIV_LOW(n) (n & 0xff)
336+
#define HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH 0xe8
337+
#define v_FEEDBACK_DIV_HIGH(n) (n & 1)
338+
339+
#define HDMI_PHY_PRE_DIV_RATIO 0xed
340+
#define v_PRE_DIV_RATIO(n) (n & 0x1f)
341+
342+
#define HDMI_CEC_CTRL 0xd0
343+
#define m_ADJUST_FOR_HISENSE (1 << 6)
344+
#define m_REJECT_RX_BROADCAST (1 << 5)
345+
#define m_BUSFREETIME_ENABLE (1 << 2)
346+
#define m_REJECT_RX (1 << 1)
347+
#define m_START_TX (1 << 0)
348+
349+
#define HDMI_CEC_DATA 0xd1
350+
#define HDMI_CEC_TX_OFFSET 0xd2
351+
#define HDMI_CEC_RX_OFFSET 0xd3
352+
#define HDMI_CEC_CLK_H 0xd4
353+
#define HDMI_CEC_CLK_L 0xd5
354+
#define HDMI_CEC_TX_LENGTH 0xd6
355+
#define HDMI_CEC_RX_LENGTH 0xd7
356+
#define HDMI_CEC_TX_INT_MASK 0xd8
357+
#define m_TX_DONE (1 << 3)
358+
#define m_TX_NOACK (1 << 2)
359+
#define m_TX_BROADCAST_REJ (1 << 1)
360+
#define m_TX_BUSNOTFREE (1 << 0)
361+
362+
#define HDMI_CEC_RX_INT_MASK 0xd9
363+
#define m_RX_LA_ERR (1 << 4)
364+
#define m_RX_GLITCH (1 << 3)
365+
#define m_RX_DONE (1 << 0)
366+
367+
#define HDMI_CEC_TX_INT 0xda
368+
#define HDMI_CEC_RX_INT 0xdb
369+
#define HDMI_CEC_BUSFREETIME_L 0xdc
370+
#define HDMI_CEC_BUSFREETIME_H 0xdd
371+
#define HDMI_CEC_LOGICADDR 0xde
372+
373+
#define HIWORD_UPDATE(val, mask) ((val) | (mask) << 16)
37374

38375
#define RK3036_GRF_SOC_CON2 0x148
39376
#define RK3036_HDMI_PHSYNC BIT(4)

0 commit comments

Comments
 (0)