Skip to content

Commit 01785f1

Browse files
MrVanShawn Guo
authored andcommitted
arm64: dts: imx8mp-evk: correct mmc pad settings
According to RM bit layout, BIT3 and BIT0 are reserved. 8 7 6 5 4 3 2 1 0 PE HYS PUE ODE FSEL X DSE X Not set reserved bit. Fixes: 9e84769 ("arm64: dts: freescale: Add i.MX8MP EVK board support") Signed-off-by: Peng Fan <peng.fan@nxp.com> Reviewed-by: Rasmus Villemoes <rasmus.villemoes@prevas.dk> Signed-off-by: Shawn Guo <shawnguo@kernel.org>
1 parent b10ef5f commit 01785f1

1 file changed

Lines changed: 4 additions & 4 deletions

File tree

arch/arm64/boot/dts/freescale/imx8mp-evk.dts

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -500,7 +500,7 @@
500500

501501
pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
502502
fsl,pins = <
503-
MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x41
503+
MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x40
504504
>;
505505
};
506506

@@ -525,7 +525,7 @@
525525
MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0
526526
MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0
527527
MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0
528-
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1
528+
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
529529
>;
530530
};
531531

@@ -537,7 +537,7 @@
537537
MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4
538538
MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4
539539
MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4
540-
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1
540+
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
541541
>;
542542
};
543543

@@ -549,7 +549,7 @@
549549
MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6
550550
MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6
551551
MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6
552-
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1
552+
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
553553
>;
554554
};
555555

0 commit comments

Comments
 (0)