Skip to content

Commit 04d7cb6

Browse files
vaishnavachathnmenon
authored andcommitted
arm64: dts: ti: k3-j721s2: Add MCSPI nodes
J721S2 has 8 MCSPI instances in the main domain and 3 instances in the MCU domain. Add the DT nodes for all the 11 instances and keep them disabled. MAIN_MCSPI4 is connected as a slave to MCU_MCSPI2 by default at power-up, MAIN_MCSPI4 and MCU_MCSPI2 are not pinned out externally. Signed-off-by: Vaishnav Achath <vaishnav.a@ti.com> Reviewed-by: Keerthy <j-keerthy@ti.com> Link: https://lore.kernel.org/r/20230321082827.14274-4-vaishnav.a@ti.com Signed-off-by: Nishanth Menon <nm@ti.com>
1 parent 8f6c475 commit 04d7cb6

2 files changed

Lines changed: 121 additions & 0 deletions

File tree

arch/arm64/boot/dts/ti/k3-j721s2-main.dtsi

Lines changed: 88 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1014,4 +1014,92 @@
10141014
bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
10151015
status = "disabled";
10161016
};
1017+
1018+
main_spi0: spi@2100000 {
1019+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1020+
reg = <0x00 0x02100000 0x00 0x400>;
1021+
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
1022+
#address-cells = <1>;
1023+
#size-cells = <0>;
1024+
power-domains = <&k3_pds 339 TI_SCI_PD_EXCLUSIVE>;
1025+
clocks = <&k3_clks 339 1>;
1026+
status = "disabled";
1027+
};
1028+
1029+
main_spi1: spi@2110000 {
1030+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1031+
reg = <0x00 0x02110000 0x00 0x400>;
1032+
interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
1033+
#address-cells = <1>;
1034+
#size-cells = <0>;
1035+
power-domains = <&k3_pds 340 TI_SCI_PD_EXCLUSIVE>;
1036+
clocks = <&k3_clks 340 1>;
1037+
status = "disabled";
1038+
};
1039+
1040+
main_spi2: spi@2120000 {
1041+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1042+
reg = <0x00 0x02120000 0x00 0x400>;
1043+
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1044+
#address-cells = <1>;
1045+
#size-cells = <0>;
1046+
power-domains = <&k3_pds 341 TI_SCI_PD_EXCLUSIVE>;
1047+
clocks = <&k3_clks 341 1>;
1048+
status = "disabled";
1049+
};
1050+
1051+
main_spi3: spi@2130000 {
1052+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1053+
reg = <0x00 0x02130000 0x00 0x400>;
1054+
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1055+
#address-cells = <1>;
1056+
#size-cells = <0>;
1057+
power-domains = <&k3_pds 342 TI_SCI_PD_EXCLUSIVE>;
1058+
clocks = <&k3_clks 342 1>;
1059+
status = "disabled";
1060+
};
1061+
1062+
main_spi4: spi@2140000 {
1063+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1064+
reg = <0x00 0x02140000 0x00 0x400>;
1065+
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1066+
#address-cells = <1>;
1067+
#size-cells = <0>;
1068+
power-domains = <&k3_pds 343 TI_SCI_PD_EXCLUSIVE>;
1069+
clocks = <&k3_clks 343 1>;
1070+
status = "disabled";
1071+
};
1072+
1073+
main_spi5: spi@2150000 {
1074+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1075+
reg = <0x00 0x02150000 0x00 0x400>;
1076+
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1077+
#address-cells = <1>;
1078+
#size-cells = <0>;
1079+
power-domains = <&k3_pds 344 TI_SCI_PD_EXCLUSIVE>;
1080+
clocks = <&k3_clks 344 1>;
1081+
status = "disabled";
1082+
};
1083+
1084+
main_spi6: spi@2160000 {
1085+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1086+
reg = <0x00 0x02160000 0x00 0x400>;
1087+
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1088+
#address-cells = <1>;
1089+
#size-cells = <0>;
1090+
power-domains = <&k3_pds 345 TI_SCI_PD_EXCLUSIVE>;
1091+
clocks = <&k3_clks 345 1>;
1092+
status = "disabled";
1093+
};
1094+
1095+
main_spi7: spi@2170000 {
1096+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1097+
reg = <0x00 0x02170000 0x00 0x400>;
1098+
interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
1099+
#address-cells = <1>;
1100+
#size-cells = <0>;
1101+
power-domains = <&k3_pds 346 TI_SCI_PD_EXCLUSIVE>;
1102+
clocks = <&k3_clks 346 1>;
1103+
status = "disabled";
1104+
};
10171105
};

arch/arm64/boot/dts/ti/k3-j721s2-mcu-wakeup.dtsi

Lines changed: 33 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -203,6 +203,39 @@
203203
status = "disabled";
204204
};
205205

206+
mcu_spi0: spi@40300000 {
207+
compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
208+
reg = <0x00 0x040300000 0x00 0x400>;
209+
interrupts = <GIC_SPI 848 IRQ_TYPE_LEVEL_HIGH>;
210+
#address-cells = <1>;
211+
#size-cells = <0>;
212+
power-domains = <&k3_pds 347 TI_SCI_PD_EXCLUSIVE>;
213+
clocks = <&k3_clks 347 0>;
214+
status = "disabled";
215+
};
216+
217+
mcu_spi1: spi@40310000 {
218+
compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
219+
reg = <0x00 0x040310000 0x00 0x400>;
220+
interrupts = <GIC_SPI 849 IRQ_TYPE_LEVEL_HIGH>;
221+
#address-cells = <1>;
222+
#size-cells = <0>;
223+
power-domains = <&k3_pds 348 TI_SCI_PD_EXCLUSIVE>;
224+
clocks = <&k3_clks 348 0>;
225+
status = "disabled";
226+
};
227+
228+
mcu_spi2: spi@40320000 {
229+
compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
230+
reg = <0x00 0x040320000 0x00 0x400>;
231+
interrupts = <GIC_SPI 850 IRQ_TYPE_LEVEL_HIGH>;
232+
#address-cells = <1>;
233+
#size-cells = <0>;
234+
power-domains = <&k3_pds 349 TI_SCI_PD_EXCLUSIVE>;
235+
clocks = <&k3_clks 349 0>;
236+
status = "disabled";
237+
};
238+
206239
mcu_navss: bus@28380000{
207240
compatible = "simple-mfd";
208241
#address-cells = <2>;

0 commit comments

Comments
 (0)