|
93 | 93 | <&cpu63_intc 3>; |
94 | 94 | }; |
95 | 95 |
|
96 | | - clint_mtimer0: timer@70ac000000 { |
| 96 | + clint_mtimer0: timer@70ac004000 { |
97 | 97 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
98 | | - reg = <0x00000070 0xac000000 0x00000000 0x00007ff8>; |
| 98 | + reg = <0x00000070 0xac004000 0x00000000 0x0000c000>; |
| 99 | + reg-names = "mtimecmp"; |
99 | 100 | interrupts-extended = <&cpu0_intc 7>, |
100 | 101 | <&cpu1_intc 7>, |
101 | 102 | <&cpu2_intc 7>, |
102 | 103 | <&cpu3_intc 7>; |
103 | 104 | }; |
104 | 105 |
|
105 | | - clint_mtimer1: timer@70ac010000 { |
| 106 | + clint_mtimer1: timer@70ac014000 { |
106 | 107 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
107 | | - reg = <0x00000070 0xac010000 0x00000000 0x00007ff8>; |
| 108 | + reg = <0x00000070 0xac014000 0x00000000 0x0000c000>; |
| 109 | + reg-names = "mtimecmp"; |
108 | 110 | interrupts-extended = <&cpu4_intc 7>, |
109 | 111 | <&cpu5_intc 7>, |
110 | 112 | <&cpu6_intc 7>, |
111 | 113 | <&cpu7_intc 7>; |
112 | 114 | }; |
113 | 115 |
|
114 | | - clint_mtimer2: timer@70ac020000 { |
| 116 | + clint_mtimer2: timer@70ac024000 { |
115 | 117 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
116 | | - reg = <0x00000070 0xac020000 0x00000000 0x00007ff8>; |
| 118 | + reg = <0x00000070 0xac024000 0x00000000 0x0000c000>; |
| 119 | + reg-names = "mtimecmp"; |
117 | 120 | interrupts-extended = <&cpu8_intc 7>, |
118 | 121 | <&cpu9_intc 7>, |
119 | 122 | <&cpu10_intc 7>, |
120 | 123 | <&cpu11_intc 7>; |
121 | 124 | }; |
122 | 125 |
|
123 | | - clint_mtimer3: timer@70ac030000 { |
| 126 | + clint_mtimer3: timer@70ac034000 { |
124 | 127 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
125 | | - reg = <0x00000070 0xac030000 0x00000000 0x00007ff8>; |
| 128 | + reg = <0x00000070 0xac034000 0x00000000 0x0000c000>; |
| 129 | + reg-names = "mtimecmp"; |
126 | 130 | interrupts-extended = <&cpu12_intc 7>, |
127 | 131 | <&cpu13_intc 7>, |
128 | 132 | <&cpu14_intc 7>, |
129 | 133 | <&cpu15_intc 7>; |
130 | 134 | }; |
131 | 135 |
|
132 | | - clint_mtimer4: timer@70ac040000 { |
| 136 | + clint_mtimer4: timer@70ac044000 { |
133 | 137 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
134 | | - reg = <0x00000070 0xac040000 0x00000000 0x00007ff8>; |
| 138 | + reg = <0x00000070 0xac044000 0x00000000 0x0000c000>; |
| 139 | + reg-names = "mtimecmp"; |
135 | 140 | interrupts-extended = <&cpu16_intc 7>, |
136 | 141 | <&cpu17_intc 7>, |
137 | 142 | <&cpu18_intc 7>, |
138 | 143 | <&cpu19_intc 7>; |
139 | 144 | }; |
140 | 145 |
|
141 | | - clint_mtimer5: timer@70ac050000 { |
| 146 | + clint_mtimer5: timer@70ac054000 { |
142 | 147 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
143 | | - reg = <0x00000070 0xac050000 0x00000000 0x00007ff8>; |
| 148 | + reg = <0x00000070 0xac054000 0x00000000 0x0000c000>; |
| 149 | + reg-names = "mtimecmp"; |
144 | 150 | interrupts-extended = <&cpu20_intc 7>, |
145 | 151 | <&cpu21_intc 7>, |
146 | 152 | <&cpu22_intc 7>, |
147 | 153 | <&cpu23_intc 7>; |
148 | 154 | }; |
149 | 155 |
|
150 | | - clint_mtimer6: timer@70ac060000 { |
| 156 | + clint_mtimer6: timer@70ac064000 { |
151 | 157 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
152 | | - reg = <0x00000070 0xac060000 0x00000000 0x00007ff8>; |
| 158 | + reg = <0x00000070 0xac064000 0x00000000 0x0000c000>; |
| 159 | + reg-names = "mtimecmp"; |
153 | 160 | interrupts-extended = <&cpu24_intc 7>, |
154 | 161 | <&cpu25_intc 7>, |
155 | 162 | <&cpu26_intc 7>, |
156 | 163 | <&cpu27_intc 7>; |
157 | 164 | }; |
158 | 165 |
|
159 | | - clint_mtimer7: timer@70ac070000 { |
| 166 | + clint_mtimer7: timer@70ac074000 { |
160 | 167 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
161 | | - reg = <0x00000070 0xac070000 0x00000000 0x00007ff8>; |
| 168 | + reg = <0x00000070 0xac074000 0x00000000 0x0000c000>; |
| 169 | + reg-names = "mtimecmp"; |
162 | 170 | interrupts-extended = <&cpu28_intc 7>, |
163 | 171 | <&cpu29_intc 7>, |
164 | 172 | <&cpu30_intc 7>, |
165 | 173 | <&cpu31_intc 7>; |
166 | 174 | }; |
167 | 175 |
|
168 | | - clint_mtimer8: timer@70ac080000 { |
| 176 | + clint_mtimer8: timer@70ac084000 { |
169 | 177 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
170 | | - reg = <0x00000070 0xac080000 0x00000000 0x00007ff8>; |
| 178 | + reg = <0x00000070 0xac084000 0x00000000 0x0000c000>; |
| 179 | + reg-names = "mtimecmp"; |
171 | 180 | interrupts-extended = <&cpu32_intc 7>, |
172 | 181 | <&cpu33_intc 7>, |
173 | 182 | <&cpu34_intc 7>, |
174 | 183 | <&cpu35_intc 7>; |
175 | 184 | }; |
176 | 185 |
|
177 | | - clint_mtimer9: timer@70ac090000 { |
| 186 | + clint_mtimer9: timer@70ac094000 { |
178 | 187 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
179 | | - reg = <0x00000070 0xac090000 0x00000000 0x00007ff8>; |
| 188 | + reg = <0x00000070 0xac094000 0x00000000 0x0000c000>; |
| 189 | + reg-names = "mtimecmp"; |
180 | 190 | interrupts-extended = <&cpu36_intc 7>, |
181 | 191 | <&cpu37_intc 7>, |
182 | 192 | <&cpu38_intc 7>, |
183 | 193 | <&cpu39_intc 7>; |
184 | 194 | }; |
185 | 195 |
|
186 | | - clint_mtimer10: timer@70ac0a0000 { |
| 196 | + clint_mtimer10: timer@70ac0a4000 { |
187 | 197 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
188 | | - reg = <0x00000070 0xac0a0000 0x00000000 0x00007ff8>; |
| 198 | + reg = <0x00000070 0xac0a4000 0x00000000 0x0000c000>; |
| 199 | + reg-names = "mtimecmp"; |
189 | 200 | interrupts-extended = <&cpu40_intc 7>, |
190 | 201 | <&cpu41_intc 7>, |
191 | 202 | <&cpu42_intc 7>, |
192 | 203 | <&cpu43_intc 7>; |
193 | 204 | }; |
194 | 205 |
|
195 | | - clint_mtimer11: timer@70ac0b0000 { |
| 206 | + clint_mtimer11: timer@70ac0b4000 { |
196 | 207 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
197 | | - reg = <0x00000070 0xac0b0000 0x00000000 0x00007ff8>; |
| 208 | + reg = <0x00000070 0xac0b4000 0x00000000 0x0000c000>; |
| 209 | + reg-names = "mtimecmp"; |
198 | 210 | interrupts-extended = <&cpu44_intc 7>, |
199 | 211 | <&cpu45_intc 7>, |
200 | 212 | <&cpu46_intc 7>, |
201 | 213 | <&cpu47_intc 7>; |
202 | 214 | }; |
203 | 215 |
|
204 | | - clint_mtimer12: timer@70ac0c0000 { |
| 216 | + clint_mtimer12: timer@70ac0c4000 { |
205 | 217 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
206 | | - reg = <0x00000070 0xac0c0000 0x00000000 0x00007ff8>; |
| 218 | + reg = <0x00000070 0xac0c4000 0x00000000 0x0000c000>; |
| 219 | + reg-names = "mtimecmp"; |
207 | 220 | interrupts-extended = <&cpu48_intc 7>, |
208 | 221 | <&cpu49_intc 7>, |
209 | 222 | <&cpu50_intc 7>, |
210 | 223 | <&cpu51_intc 7>; |
211 | 224 | }; |
212 | 225 |
|
213 | | - clint_mtimer13: timer@70ac0d0000 { |
| 226 | + clint_mtimer13: timer@70ac0d4000 { |
214 | 227 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
215 | | - reg = <0x00000070 0xac0d0000 0x00000000 0x00007ff8>; |
| 228 | + reg = <0x00000070 0xac0d4000 0x00000000 0x0000c000>; |
| 229 | + reg-names = "mtimecmp"; |
216 | 230 | interrupts-extended = <&cpu52_intc 7>, |
217 | 231 | <&cpu53_intc 7>, |
218 | 232 | <&cpu54_intc 7>, |
219 | 233 | <&cpu55_intc 7>; |
220 | 234 | }; |
221 | 235 |
|
222 | | - clint_mtimer14: timer@70ac0e0000 { |
| 236 | + clint_mtimer14: timer@70ac0e4000 { |
223 | 237 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
224 | | - reg = <0x00000070 0xac0e0000 0x00000000 0x00007ff8>; |
| 238 | + reg = <0x00000070 0xac0e4000 0x00000000 0x0000c000>; |
| 239 | + reg-names = "mtimecmp"; |
225 | 240 | interrupts-extended = <&cpu56_intc 7>, |
226 | 241 | <&cpu57_intc 7>, |
227 | 242 | <&cpu58_intc 7>, |
228 | 243 | <&cpu59_intc 7>; |
229 | 244 | }; |
230 | 245 |
|
231 | | - clint_mtimer15: timer@70ac0f0000 { |
| 246 | + clint_mtimer15: timer@70ac0f4000 { |
232 | 247 | compatible = "sophgo,sg2042-aclint-mtimer", "thead,c900-aclint-mtimer"; |
233 | | - reg = <0x00000070 0xac0f0000 0x00000000 0x00007ff8>; |
| 248 | + reg = <0x00000070 0xac0f4000 0x00000000 0x0000c000>; |
| 249 | + reg-names = "mtimecmp"; |
234 | 250 | interrupts-extended = <&cpu60_intc 7>, |
235 | 251 | <&cpu61_intc 7>, |
236 | 252 | <&cpu62_intc 7>, |
|
0 commit comments