Skip to content

Commit 32de939

Browse files
darkxstmmind
authored andcommitted
ARM: dts: rockchip: Split up rgmii1 pinctrl on rv1126
Split up the pinctrl definitions for rgmii1 so it can be shared with devices using an RMII PHY. Signed-off-by: Tim Lunn <tim@feathertop.org> Link: https://lore.kernel.org/r/20231203124004.2676174-6-tim@feathertop.org Signed-off-by: Heiko Stuebner <heiko@sntech.de>
1 parent b1ed256 commit 32de939

2 files changed

Lines changed: 34 additions & 14 deletions

File tree

arch/arm/boot/dts/rockchip/rv1126-edgeble-neu2-io.dts

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -61,7 +61,7 @@
6161
phy-mode = "rgmii";
6262
phy-supply = <&vcc_3v3>;
6363
pinctrl-names = "default";
64-
pinctrl-0 = <&rgmiim1_pins &clk_out_ethernetm1_pins>;
64+
pinctrl-0 = <&rgmiim1_miim &rgmiim1_bus2 &rgmiim1_bus4 &clk_out_ethernetm1_pins>;
6565
tx_delay = <0x2a>;
6666
rx_delay = <0x1a>;
6767
status = "okay";

arch/arm/boot/dts/rockchip/rv1126-pinctrl.dtsi

Lines changed: 33 additions & 13 deletions
Original file line numberDiff line numberDiff line change
@@ -115,36 +115,56 @@
115115
};
116116
rgmii {
117117
/omit-if-no-ref/
118-
rgmiim1_pins: rgmiim1-pins {
118+
rgmiim1_miim: rgmiim1-miim {
119119
rockchip,pins =
120120
/* rgmii_mdc_m1 */
121121
<2 RK_PC2 2 &pcfg_pull_none>,
122122
/* rgmii_mdio_m1 */
123-
<2 RK_PC1 2 &pcfg_pull_none>,
124-
/* rgmii_rxclk_m1 */
125-
<2 RK_PD3 2 &pcfg_pull_none>,
123+
<2 RK_PC1 2 &pcfg_pull_none>;
124+
};
125+
/omit-if-no-ref/
126+
rgmiim1_rxer: rgmiim1-rxer {
127+
rockchip,pins =
128+
/* rgmii_rxer_m1 */
129+
<2 RK_PC0 2 &pcfg_pull_none>;
130+
};
131+
/omit-if-no-ref/
132+
rgmiim1_bus2: rgmiim1-bus2 {
133+
rockchip,pins =
126134
/* rgmii_rxd0_m1 */
127135
<2 RK_PB5 2 &pcfg_pull_none>,
128136
/* rgmii_rxd1_m1 */
129137
<2 RK_PB6 2 &pcfg_pull_none>,
130-
/* rgmii_rxd2_m1 */
131-
<2 RK_PC7 2 &pcfg_pull_none>,
132-
/* rgmii_rxd3_m1 */
133-
<2 RK_PD0 2 &pcfg_pull_none>,
134138
/* rgmii_rxdv_m1 */
135139
<2 RK_PB4 2 &pcfg_pull_none>,
136-
/* rgmii_txclk_m1 */
137-
<2 RK_PD2 2 &pcfg_pull_none_drv_level_3>,
138140
/* rgmii_txd0_m1 */
139141
<2 RK_PC3 2 &pcfg_pull_none_drv_level_3>,
140142
/* rgmii_txd1_m1 */
141143
<2 RK_PC4 2 &pcfg_pull_none_drv_level_3>,
144+
/* rgmii_txen_m1 */
145+
<2 RK_PC6 2 &pcfg_pull_none_drv_level_3>;
146+
};
147+
/omit-if-no-ref/
148+
rgmiim1_bus4: rgmiim1-bus4 {
149+
rockchip,pins =
150+
/* rgmii_rxclk_m1 */
151+
<2 RK_PD3 2 &pcfg_pull_none>,
152+
/* rgmii_rxd2_m1 */
153+
<2 RK_PC7 2 &pcfg_pull_none>,
154+
/* rgmii_rxd3_m1 */
155+
<2 RK_PD0 2 &pcfg_pull_none>,
156+
/* rgmii_txclk_m1 */
157+
<2 RK_PD2 2 &pcfg_pull_none_drv_level_3>,
142158
/* rgmii_txd2_m1 */
143159
<2 RK_PD1 2 &pcfg_pull_none_drv_level_3>,
144160
/* rgmii_txd3_m1 */
145-
<2 RK_PA4 2 &pcfg_pull_none_drv_level_3>,
146-
/* rgmii_txen_m1 */
147-
<2 RK_PC6 2 &pcfg_pull_none_drv_level_3>;
161+
<2 RK_PA4 2 &pcfg_pull_none_drv_level_3>;
162+
};
163+
/omit-if-no-ref/
164+
rgmiim1_mclkinout: rgmiim1-mclkinout {
165+
rockchip,pins =
166+
/* rgmii_clk_m1 */
167+
<2 RK_PB7 2 &pcfg_pull_none>;
148168
};
149169
};
150170
sdmmc0 {

0 commit comments

Comments
 (0)