|
17 | 17 |
|
18 | 18 | enum clk_ids { |
19 | 19 | /* Core Clock Outputs exported to DT */ |
20 | | - LAST_DT_CORE_CLK = R9A09G057_SPI_CLK_SPI, |
| 20 | + LAST_DT_CORE_CLK = R9A09G057_USB3_1_CLKCORE, |
21 | 21 |
|
22 | 22 | /* External Input Clocks */ |
23 | 23 | CLK_AUDIO_EXTAL, |
@@ -235,6 +235,10 @@ static const struct cpg_core_clk r9a09g057_core_clks[] __initconst = { |
235 | 235 | CLK_PLLETH_DIV_125_FIX, 1, 1), |
236 | 236 | DEF_FIXED_MOD_STATUS("spi_clk_spi", R9A09G057_SPI_CLK_SPI, CLK_PLLCM33_XSPI, 1, 2, |
237 | 237 | FIXED_MOD_CONF_XSPI), |
| 238 | + DEF_FIXED("usb3_0_ref_alt_clk_p", R9A09G057_USB3_0_REF_ALT_CLK_P, CLK_QEXTAL, 1, 1), |
| 239 | + DEF_FIXED("usb3_0_core_clk", R9A09G057_USB3_0_CLKCORE, CLK_QEXTAL, 1, 1), |
| 240 | + DEF_FIXED("usb3_1_ref_alt_clk_p", R9A09G057_USB3_1_REF_ALT_CLK_P, CLK_QEXTAL, 1, 1), |
| 241 | + DEF_FIXED("usb3_1_core_clk", R9A09G057_USB3_1_CLKCORE, CLK_QEXTAL, 1, 1), |
238 | 242 | }; |
239 | 243 |
|
240 | 244 | static const struct rzv2h_mod_clk r9a09g057_mod_clks[] __initconst = { |
@@ -360,6 +364,14 @@ static const struct rzv2h_mod_clk r9a09g057_mod_clks[] __initconst = { |
360 | 364 | BUS_MSTOP(8, BIT(4))), |
361 | 365 | DEF_MOD("sdhi_2_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 14, 5, 14, |
362 | 366 | BUS_MSTOP(8, BIT(4))), |
| 367 | + DEF_MOD("usb3_0_aclk", CLK_PLLDTY_DIV8, 10, 15, 5, 15, |
| 368 | + BUS_MSTOP(7, BIT(12))), |
| 369 | + DEF_MOD("usb3_0_pclk_usbtst", CLK_PLLDTY_ACPU_DIV4, 11, 0, 5, 16, |
| 370 | + BUS_MSTOP(7, BIT(14))), |
| 371 | + DEF_MOD("usb3_1_aclk", CLK_PLLDTY_DIV8, 11, 1, 5, 17, |
| 372 | + BUS_MSTOP(7, BIT(13))), |
| 373 | + DEF_MOD("usb3_1_pclk_usbtst", CLK_PLLDTY_ACPU_DIV4, 11, 2, 5, 18, |
| 374 | + BUS_MSTOP(7, BIT(15))), |
363 | 375 | DEF_MOD("usb2_0_u2h0_hclk", CLK_PLLDTY_DIV8, 11, 3, 5, 19, |
364 | 376 | BUS_MSTOP(7, BIT(7))), |
365 | 377 | DEF_MOD("usb2_0_u2h1_hclk", CLK_PLLDTY_DIV8, 11, 4, 5, 20, |
@@ -501,6 +513,8 @@ static const struct rzv2h_reset r9a09g057_resets[] __initconst = { |
501 | 513 | DEF_RST(10, 7, 4, 24), /* SDHI_0_IXRST */ |
502 | 514 | DEF_RST(10, 8, 4, 25), /* SDHI_1_IXRST */ |
503 | 515 | DEF_RST(10, 9, 4, 26), /* SDHI_2_IXRST */ |
| 516 | + DEF_RST(10, 10, 4, 27), /* USB3_0_ARESETN */ |
| 517 | + DEF_RST(10, 11, 4, 28), /* USB3_1_ARESETN */ |
504 | 518 | DEF_RST(10, 12, 4, 29), /* USB2_0_U2H0_HRESETN */ |
505 | 519 | DEF_RST(10, 13, 4, 30), /* USB2_0_U2H1_HRESETN */ |
506 | 520 | DEF_RST(10, 14, 4, 31), /* USB2_0_U2P_EXL_SYSRST */ |
|
0 commit comments