Commit 5a3c46b
drm/i915/display: Set correct voltage level for 480MHz CDCLK
According to Bspec, the voltage level for 480MHz is to be set as 1
instead of 2.
BSpec: 49208
Fixes: 06f1b06 ("drm/i915/display: Add 480 MHz CDCLK steps for RPL-U")
v2: rebase
Signed-off-by: Chaitanya Kumar Borah <chaitanya.kumar.borah@intel.com>
Reviewed-by: Mika Kahola <mika.kahola@intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20230529060747.3972259-1-chaitanya.kumar.borah@intel.com1 parent f917130 commit 5a3c46b
1 file changed
Lines changed: 26 additions & 4 deletions
| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
1453 | 1453 | | |
1454 | 1454 | | |
1455 | 1455 | | |
| 1456 | + | |
| 1457 | + | |
| 1458 | + | |
| 1459 | + | |
| 1460 | + | |
| 1461 | + | |
| 1462 | + | |
| 1463 | + | |
| 1464 | + | |
| 1465 | + | |
| 1466 | + | |
| 1467 | + | |
1456 | 1468 | | |
1457 | 1469 | | |
1458 | 1470 | | |
| |||
3397 | 3409 | | |
3398 | 3410 | | |
3399 | 3411 | | |
| 3412 | + | |
| 3413 | + | |
| 3414 | + | |
| 3415 | + | |
| 3416 | + | |
| 3417 | + | |
| 3418 | + | |
3400 | 3419 | | |
3401 | 3420 | | |
3402 | 3421 | | |
| |||
3539 | 3558 | | |
3540 | 3559 | | |
3541 | 3560 | | |
3542 | | - | |
3543 | 3561 | | |
3544 | | - | |
| 3562 | + | |
3545 | 3563 | | |
3546 | | - | |
| 3564 | + | |
| 3565 | + | |
3547 | 3566 | | |
3548 | | - | |
| 3567 | + | |
| 3568 | + | |
3549 | 3569 | | |
| 3570 | + | |
| 3571 | + | |
3550 | 3572 | | |
3551 | 3573 | | |
3552 | 3574 | | |
| |||
0 commit comments