Commit 5cee04a
phy: qcom: qmp-pcie: register PHY AUX clock for SM8[456]50 4x2 PCIe PHY
The PCIe Gen4x2 PHY found in the SM8[456]50 SoCs have a second clock,
enable this second clock by setting the proper 20MHz hardware rate in
the Gen4x2 SM8[456]50 aux_clock_rate config fields.
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Signed-off-by: Neil Armstrong <neil.armstrong@linaro.org>
Link: https://lore.kernel.org/r/20240322-topic-sm8x50-upstream-pcie-1-phy-aux-clk-v2-4-3ec0a966d52f@linaro.org
Signed-off-by: Vinod Koul <vkoul@kernel.org>1 parent 583ca9c commit 5cee04a
1 file changed
Lines changed: 9 additions & 0 deletions
| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
3141 | 3141 | | |
3142 | 3142 | | |
3143 | 3143 | | |
| 3144 | + | |
| 3145 | + | |
| 3146 | + | |
3144 | 3147 | | |
3145 | 3148 | | |
3146 | 3149 | | |
| |||
3198 | 3201 | | |
3199 | 3202 | | |
3200 | 3203 | | |
| 3204 | + | |
| 3205 | + | |
| 3206 | + | |
3201 | 3207 | | |
3202 | 3208 | | |
3203 | 3209 | | |
| |||
3228 | 3234 | | |
3229 | 3235 | | |
3230 | 3236 | | |
| 3237 | + | |
| 3238 | + | |
| 3239 | + | |
3231 | 3240 | | |
3232 | 3241 | | |
3233 | 3242 | | |
| |||
0 commit comments