Skip to content

Commit 5f563c3

Browse files
arinc9Paolo Abeni
authored andcommitted
net: dsa: mt7530: fix improper frames on all 25MHz and 40MHz XTAL MT7530
The MT7530 switch after reset initialises with a core clock frequency that works with a 25MHz XTAL connected to it. For 40MHz XTAL, the core clock frequency must be set to 500MHz. The mt7530_pll_setup() function is responsible of setting the core clock frequency. Currently, it runs on MT7530 with 25MHz and 40MHz XTAL. This causes MT7530 switch with 25MHz XTAL to egress and ingress frames improperly. Introduce a check to run it only on MT7530 with 40MHz XTAL. The core clock frequency is set by writing to a switch PHY's register. Access to the PHY's register is done via the MDIO bus the switch is also on. Therefore, it works only when the switch makes switch PHYs listen on the MDIO bus the switch is on. This is controlled either by the state of the ESW_P1_LED_1 pin after reset deassertion or modifying bit 5 of the modifiable trap register. When ESW_P1_LED_1 is pulled high, PHY indirect access is used. That means accessing PHY registers via the PHY indirect access control register of the switch. When ESW_P1_LED_1 is pulled low, PHY direct access is used. That means accessing PHY registers via the MDIO bus the switch is on. For MT7530 switch with 40MHz XTAL on a board with ESW_P1_LED_1 pulled high, the core clock frequency won't be set to 500MHz, causing the switch to egress and ingress frames improperly. Run mt7530_pll_setup() after PHY direct access is set on the modifiable trap register. With these two changes, all MT7530 switches with 25MHz and 40MHz, and P1_LED_1 pulled high or low, will egress and ingress frames properly. Link: https://github.com/BPI-SINOVOIP/BPI-R2-bsp/blob/4a5dd143f2172ec97a2872fa29c7c4cd520f45b5/linux-mt/drivers/net/ethernet/mediatek/gsw_mt7623.c#L1039 Fixes: b8f126a ("net-next: dsa: add dsa support for Mediatek MT7530 switch") Signed-off-by: Arınç ÜNAL <arinc.unal@arinc9.com> Link: https://lore.kernel.org/r/20240320-for-net-mt7530-fix-25mhz-xtal-with-direct-phy-access-v1-1-d92f605f1160@arinc9.com Signed-off-by: Paolo Abeni <pabeni@redhat.com>
1 parent 7d5a7dd commit 5f563c3

1 file changed

Lines changed: 3 additions & 2 deletions

File tree

drivers/net/dsa/mt7530.c

Lines changed: 3 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -2268,8 +2268,6 @@ mt7530_setup(struct dsa_switch *ds)
22682268
SYS_CTRL_PHY_RST | SYS_CTRL_SW_RST |
22692269
SYS_CTRL_REG_RST);
22702270

2271-
mt7530_pll_setup(priv);
2272-
22732271
/* Lower Tx driving for TRGMII path */
22742272
for (i = 0; i < NUM_TRGMII_CTRL; i++)
22752273
mt7530_write(priv, MT7530_TRGMII_TD_ODT(i),
@@ -2285,6 +2283,9 @@ mt7530_setup(struct dsa_switch *ds)
22852283
val |= MHWTRAP_MANUAL;
22862284
mt7530_write(priv, MT7530_MHWTRAP, val);
22872285

2286+
if ((val & HWTRAP_XTAL_MASK) == HWTRAP_XTAL_40MHZ)
2287+
mt7530_pll_setup(priv);
2288+
22882289
mt753x_trap_frames(priv);
22892290

22902291
/* Enable and reset MIB counters */

0 commit comments

Comments
 (0)