Skip to content

Commit 6bb2e00

Browse files
committed
RISC-V: KVM: Add support for Svpbmt inside Guest/VM
The Guest/VM can use Svpbmt in VS-stage page tables when allowed by the Hypervisor using the henvcfg.PBMTE bit. We add Svpbmt support for the KVM Guest/VM which can be enabled/disabled by the KVM user-space (QEMU/KVMTOOL) using the ISA extension ONE_REG interface. Signed-off-by: Anup Patel <apatel@ventanamicro.com> Reviewed-by: Atish Patra <atishp@rivosinc.com> Signed-off-by: Anup Patel <anup@brainfault.org>
1 parent 659ad6d commit 6bb2e00

3 files changed

Lines changed: 33 additions & 0 deletions

File tree

arch/riscv/include/asm/csr.h

Lines changed: 16 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -156,6 +156,18 @@
156156
(_AC(1, UL) << IRQ_S_TIMER) | \
157157
(_AC(1, UL) << IRQ_S_EXT))
158158

159+
/* xENVCFG flags */
160+
#define ENVCFG_STCE (_AC(1, ULL) << 63)
161+
#define ENVCFG_PBMTE (_AC(1, ULL) << 62)
162+
#define ENVCFG_CBZE (_AC(1, UL) << 7)
163+
#define ENVCFG_CBCFE (_AC(1, UL) << 6)
164+
#define ENVCFG_CBIE_SHIFT 4
165+
#define ENVCFG_CBIE (_AC(0x3, UL) << ENVCFG_CBIE_SHIFT)
166+
#define ENVCFG_CBIE_ILL _AC(0x0, UL)
167+
#define ENVCFG_CBIE_FLUSH _AC(0x1, UL)
168+
#define ENVCFG_CBIE_INV _AC(0x3, UL)
169+
#define ENVCFG_FIOM _AC(0x1, UL)
170+
159171
/* symbolic CSR names: */
160172
#define CSR_CYCLE 0xc00
161173
#define CSR_TIME 0xc01
@@ -252,7 +264,9 @@
252264
#define CSR_HTIMEDELTA 0x605
253265
#define CSR_HCOUNTEREN 0x606
254266
#define CSR_HGEIE 0x607
267+
#define CSR_HENVCFG 0x60a
255268
#define CSR_HTIMEDELTAH 0x615
269+
#define CSR_HENVCFGH 0x61a
256270
#define CSR_HTVAL 0x643
257271
#define CSR_HIP 0x644
258272
#define CSR_HVIP 0x645
@@ -264,6 +278,8 @@
264278
#define CSR_MISA 0x301
265279
#define CSR_MIE 0x304
266280
#define CSR_MTVEC 0x305
281+
#define CSR_MENVCFG 0x30a
282+
#define CSR_MENVCFGH 0x31a
267283
#define CSR_MSCRATCH 0x340
268284
#define CSR_MEPC 0x341
269285
#define CSR_MCAUSE 0x342

arch/riscv/include/uapi/asm/kvm.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -96,6 +96,7 @@ enum KVM_RISCV_ISA_EXT_ID {
9696
KVM_RISCV_ISA_EXT_H,
9797
KVM_RISCV_ISA_EXT_I,
9898
KVM_RISCV_ISA_EXT_M,
99+
KVM_RISCV_ISA_EXT_SVPBMT,
99100
KVM_RISCV_ISA_EXT_MAX,
100101
};
101102

arch/riscv/kvm/vcpu.c

Lines changed: 16 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -51,6 +51,7 @@ static const unsigned long kvm_isa_ext_arr[] = {
5151
RISCV_ISA_EXT_h,
5252
RISCV_ISA_EXT_i,
5353
RISCV_ISA_EXT_m,
54+
RISCV_ISA_EXT_SVPBMT,
5455
};
5556

5657
static unsigned long kvm_riscv_vcpu_base2isa_ext(unsigned long base_ext)
@@ -777,6 +778,19 @@ int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
777778
return -EINVAL;
778779
}
779780

781+
static void kvm_riscv_vcpu_update_config(const unsigned long *isa)
782+
{
783+
u64 henvcfg = 0;
784+
785+
if (__riscv_isa_extension_available(isa, RISCV_ISA_EXT_SVPBMT))
786+
henvcfg |= ENVCFG_PBMTE;
787+
788+
csr_write(CSR_HENVCFG, henvcfg);
789+
#ifdef CONFIG_32BIT
790+
csr_write(CSR_HENVCFGH, henvcfg >> 32);
791+
#endif
792+
}
793+
780794
void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
781795
{
782796
struct kvm_vcpu_csr *csr = &vcpu->arch.guest_csr;
@@ -791,6 +805,8 @@ void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
791805
csr_write(CSR_HVIP, csr->hvip);
792806
csr_write(CSR_VSATP, csr->vsatp);
793807

808+
kvm_riscv_vcpu_update_config(vcpu->arch.isa);
809+
794810
kvm_riscv_gstage_update_hgatp(vcpu);
795811

796812
kvm_riscv_vcpu_timer_restore(vcpu);

0 commit comments

Comments
 (0)