Skip to content

Commit 7a03ef9

Browse files
Ovidiu Panaitgeertu
authored andcommitted
clk: renesas: r9a09g057: Add clock and reset entries for RTC
Add module clock and reset entries for the RTC module on the Renesas RZ/V2H (R9A09G057) SoC. Signed-off-by: Ovidiu Panait <ovidiu.panait.rb@renesas.com> Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> Link: https://patch.msgid.link/20251021080705.18116-2-ovidiu.panait.rb@renesas.com Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
1 parent a7231aa commit 7a03ef9

1 file changed

Lines changed: 4 additions & 0 deletions

File tree

drivers/clk/renesas/r9a09g057-cpg.c

Lines changed: 4 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -241,6 +241,8 @@ static const struct rzv2h_mod_clk r9a09g057_mod_clks[] __initconst = {
241241
BUS_MSTOP(5, BIT(13))),
242242
DEF_MOD("wdt_3_clk_loco", CLK_QEXTAL, 5, 2, 2, 18,
243243
BUS_MSTOP(5, BIT(13))),
244+
DEF_MOD("rtc_0_clk_rtc", CLK_PLLCM33_DIV16, 5, 3, 2, 19,
245+
BUS_MSTOP(3, BIT(11) | BIT(12))),
244246
DEF_MOD("rspi_0_pclk", CLK_PLLCLN_DIV8, 5, 4, 2, 20,
245247
BUS_MSTOP(11, BIT(0))),
246248
DEF_MOD("rspi_0_pclk_sfr", CLK_PLLCLN_DIV8, 5, 5, 2, 21,
@@ -415,6 +417,8 @@ static const struct rzv2h_reset r9a09g057_resets[] __initconst = {
415417
DEF_RST(7, 6, 3, 7), /* WDT_1_RESET */
416418
DEF_RST(7, 7, 3, 8), /* WDT_2_RESET */
417419
DEF_RST(7, 8, 3, 9), /* WDT_3_RESET */
420+
DEF_RST(7, 9, 3, 10), /* RTC_0_RST_RTC */
421+
DEF_RST(7, 10, 3, 11), /* RTC_0_RST_RTC_V */
418422
DEF_RST(7, 11, 3, 12), /* RSPI_0_PRESETN */
419423
DEF_RST(7, 12, 3, 13), /* RSPI_0_TRESETN */
420424
DEF_RST(7, 13, 3, 14), /* RSPI_1_PRESETN */

0 commit comments

Comments
 (0)