@@ -694,7 +694,7 @@ static struct clk_rcg2 gcc_camss_axi_clk_src = {
694694 .parent_data = gcc_parents_7 ,
695695 .num_parents = ARRAY_SIZE (gcc_parents_7 ),
696696 .flags = CLK_SET_RATE_PARENT ,
697- .ops = & clk_rcg2_ops ,
697+ .ops = & clk_rcg2_shared_ops ,
698698 },
699699};
700700
@@ -715,7 +715,7 @@ static struct clk_rcg2 gcc_camss_cci_clk_src = {
715715 .parent_data = gcc_parents_9 ,
716716 .num_parents = ARRAY_SIZE (gcc_parents_9 ),
717717 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
718- .ops = & clk_rcg2_ops ,
718+ .ops = & clk_rcg2_shared_ops ,
719719 },
720720};
721721
@@ -738,7 +738,7 @@ static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
738738 .parent_data = gcc_parents_4 ,
739739 .num_parents = ARRAY_SIZE (gcc_parents_4 ),
740740 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
741- .ops = & clk_rcg2_ops ,
741+ .ops = & clk_rcg2_shared_ops ,
742742 },
743743};
744744
@@ -753,7 +753,7 @@ static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
753753 .parent_data = gcc_parents_4 ,
754754 .num_parents = ARRAY_SIZE (gcc_parents_4 ),
755755 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
756- .ops = & clk_rcg2_ops ,
756+ .ops = & clk_rcg2_shared_ops ,
757757 },
758758};
759759
@@ -768,7 +768,7 @@ static struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
768768 .parent_data = gcc_parents_4 ,
769769 .num_parents = ARRAY_SIZE (gcc_parents_4 ),
770770 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
771- .ops = & clk_rcg2_ops ,
771+ .ops = & clk_rcg2_shared_ops ,
772772 },
773773};
774774
@@ -790,7 +790,7 @@ static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
790790 .parent_data = gcc_parents_3 ,
791791 .num_parents = ARRAY_SIZE (gcc_parents_3 ),
792792 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
793- .ops = & clk_rcg2_ops ,
793+ .ops = & clk_rcg2_shared_ops ,
794794 },
795795};
796796
@@ -805,7 +805,7 @@ static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
805805 .parent_data = gcc_parents_3 ,
806806 .num_parents = ARRAY_SIZE (gcc_parents_3 ),
807807 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
808- .ops = & clk_rcg2_ops ,
808+ .ops = & clk_rcg2_shared_ops ,
809809 },
810810};
811811
@@ -820,7 +820,7 @@ static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
820820 .parent_data = gcc_parents_3 ,
821821 .num_parents = ARRAY_SIZE (gcc_parents_3 ),
822822 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
823- .ops = & clk_rcg2_ops ,
823+ .ops = & clk_rcg2_shared_ops ,
824824 },
825825};
826826
@@ -835,7 +835,7 @@ static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
835835 .parent_data = gcc_parents_3 ,
836836 .num_parents = ARRAY_SIZE (gcc_parents_3 ),
837837 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
838- .ops = & clk_rcg2_ops ,
838+ .ops = & clk_rcg2_shared_ops ,
839839 },
840840};
841841
@@ -857,7 +857,7 @@ static struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
857857 .parent_data = gcc_parents_8 ,
858858 .num_parents = ARRAY_SIZE (gcc_parents_8 ),
859859 .flags = CLK_SET_RATE_PARENT ,
860- .ops = & clk_rcg2_ops ,
860+ .ops = & clk_rcg2_shared_ops ,
861861 },
862862};
863863
@@ -881,7 +881,7 @@ static struct clk_rcg2 gcc_camss_ope_clk_src = {
881881 .parent_data = gcc_parents_8 ,
882882 .num_parents = ARRAY_SIZE (gcc_parents_8 ),
883883 .flags = CLK_SET_RATE_PARENT ,
884- .ops = & clk_rcg2_ops ,
884+ .ops = & clk_rcg2_shared_ops ,
885885 },
886886};
887887
@@ -916,7 +916,7 @@ static struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
916916 .parent_data = gcc_parents_5 ,
917917 .num_parents = ARRAY_SIZE (gcc_parents_5 ),
918918 .flags = CLK_SET_RATE_PARENT ,
919- .ops = & clk_rcg2_ops ,
919+ .ops = & clk_rcg2_shared_ops ,
920920 },
921921};
922922
@@ -941,7 +941,7 @@ static struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
941941 .parent_data = gcc_parents_6 ,
942942 .num_parents = ARRAY_SIZE (gcc_parents_6 ),
943943 .flags = CLK_SET_RATE_PARENT ,
944- .ops = & clk_rcg2_ops ,
944+ .ops = & clk_rcg2_shared_ops ,
945945 },
946946};
947947
@@ -956,7 +956,7 @@ static struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
956956 .parent_data = gcc_parents_5 ,
957957 .num_parents = ARRAY_SIZE (gcc_parents_5 ),
958958 .flags = CLK_SET_RATE_PARENT ,
959- .ops = & clk_rcg2_ops ,
959+ .ops = & clk_rcg2_shared_ops ,
960960 },
961961};
962962
@@ -971,7 +971,7 @@ static struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
971971 .parent_data = gcc_parents_6 ,
972972 .num_parents = ARRAY_SIZE (gcc_parents_6 ),
973973 .flags = CLK_SET_RATE_PARENT ,
974- .ops = & clk_rcg2_ops ,
974+ .ops = & clk_rcg2_shared_ops ,
975975 },
976976};
977977
@@ -986,7 +986,7 @@ static struct clk_rcg2 gcc_camss_tfe_2_clk_src = {
986986 .parent_data = gcc_parents_5 ,
987987 .num_parents = ARRAY_SIZE (gcc_parents_5 ),
988988 .flags = CLK_SET_RATE_PARENT ,
989- .ops = & clk_rcg2_ops ,
989+ .ops = & clk_rcg2_shared_ops ,
990990 },
991991};
992992
@@ -1001,7 +1001,7 @@ static struct clk_rcg2 gcc_camss_tfe_2_csid_clk_src = {
10011001 .parent_data = gcc_parents_6 ,
10021002 .num_parents = ARRAY_SIZE (gcc_parents_6 ),
10031003 .flags = CLK_SET_RATE_PARENT ,
1004- .ops = & clk_rcg2_ops ,
1004+ .ops = & clk_rcg2_shared_ops ,
10051005 },
10061006};
10071007
@@ -1024,7 +1024,7 @@ static struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
10241024 .parent_data = gcc_parents_10 ,
10251025 .num_parents = ARRAY_SIZE (gcc_parents_10 ),
10261026 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
1027- .ops = & clk_rcg2_ops ,
1027+ .ops = & clk_rcg2_shared_ops ,
10281028 },
10291029};
10301030
@@ -1046,7 +1046,7 @@ static struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
10461046 .parent_data = gcc_parents_7 ,
10471047 .num_parents = ARRAY_SIZE (gcc_parents_7 ),
10481048 .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
1049- .ops = & clk_rcg2_ops ,
1049+ .ops = & clk_rcg2_shared_ops ,
10501050 },
10511051};
10521052
@@ -1116,7 +1116,7 @@ static struct clk_rcg2 gcc_pdm2_clk_src = {
11161116 .name = "gcc_pdm2_clk_src" ,
11171117 .parent_data = gcc_parents_0 ,
11181118 .num_parents = ARRAY_SIZE (gcc_parents_0 ),
1119- .ops = & clk_rcg2_ops ,
1119+ .ops = & clk_rcg2_shared_ops ,
11201120 },
11211121};
11221122
@@ -1329,7 +1329,7 @@ static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
13291329 .name = "gcc_ufs_phy_axi_clk_src" ,
13301330 .parent_data = gcc_parents_0 ,
13311331 .num_parents = ARRAY_SIZE (gcc_parents_0 ),
1332- .ops = & clk_rcg2_ops ,
1332+ .ops = & clk_rcg2_shared_ops ,
13331333 },
13341334};
13351335
@@ -1351,7 +1351,7 @@ static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
13511351 .name = "gcc_ufs_phy_ice_core_clk_src" ,
13521352 .parent_data = gcc_parents_0 ,
13531353 .num_parents = ARRAY_SIZE (gcc_parents_0 ),
1354- .ops = & clk_rcg2_ops ,
1354+ .ops = & clk_rcg2_shared_ops ,
13551355 },
13561356};
13571357
@@ -1392,7 +1392,7 @@ static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
13921392 .name = "gcc_ufs_phy_unipro_core_clk_src" ,
13931393 .parent_data = gcc_parents_0 ,
13941394 .num_parents = ARRAY_SIZE (gcc_parents_0 ),
1395- .ops = & clk_rcg2_ops ,
1395+ .ops = & clk_rcg2_shared_ops ,
13961396 },
13971397};
13981398
@@ -1414,7 +1414,7 @@ static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
14141414 .name = "gcc_usb30_prim_master_clk_src" ,
14151415 .parent_data = gcc_parents_0 ,
14161416 .num_parents = ARRAY_SIZE (gcc_parents_0 ),
1417- .ops = & clk_rcg2_ops ,
1417+ .ops = & clk_rcg2_shared_ops ,
14181418 },
14191419};
14201420
@@ -1483,7 +1483,7 @@ static struct clk_rcg2 gcc_video_venus_clk_src = {
14831483 .parent_data = gcc_parents_13 ,
14841484 .num_parents = ARRAY_SIZE (gcc_parents_13 ),
14851485 .flags = CLK_SET_RATE_PARENT ,
1486- .ops = & clk_rcg2_ops ,
1486+ .ops = & clk_rcg2_shared_ops ,
14871487 },
14881488};
14891489
0 commit comments