|
40 | 40 | * Model specific counters: |
41 | 41 | * MSR_CORE_C1_RES: CORE C1 Residency Counter |
42 | 42 | * perf code: 0x00 |
43 | | - * Available model: SLM,AMT,GLM,CNL,ICX,TNT,ADL |
| 43 | + * Available model: SLM,AMT,GLM,CNL,ICX,TNT,ADL,RPL |
44 | 44 | * Scope: Core (each processor core has a MSR) |
45 | 45 | * MSR_CORE_C3_RESIDENCY: CORE C3 Residency Counter |
46 | 46 | * perf code: 0x01 |
|
51 | 51 | * perf code: 0x02 |
52 | 52 | * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW, |
53 | 53 | * SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX, |
54 | | - * TGL,TNT,RKL,ADL |
| 54 | + * TGL,TNT,RKL,ADL,RPL |
55 | 55 | * Scope: Core |
56 | 56 | * MSR_CORE_C7_RESIDENCY: CORE C7 Residency Counter |
57 | 57 | * perf code: 0x03 |
58 | 58 | * Available model: SNB,IVB,HSW,BDW,SKL,CNL,KBL,CML, |
59 | | - * ICL,TGL,RKL,ADL |
| 59 | + * ICL,TGL,RKL,ADL,RPL |
60 | 60 | * Scope: Core |
61 | 61 | * MSR_PKG_C2_RESIDENCY: Package C2 Residency Counter. |
62 | 62 | * perf code: 0x00 |
63 | 63 | * Available model: SNB,IVB,HSW,BDW,SKL,KNL,GLM,CNL, |
64 | | - * KBL,CML,ICL,ICX,TGL,TNT,RKL,ADL |
| 64 | + * KBL,CML,ICL,ICX,TGL,TNT,RKL,ADL, |
| 65 | + * RPL |
65 | 66 | * Scope: Package (physical package) |
66 | 67 | * MSR_PKG_C3_RESIDENCY: Package C3 Residency Counter. |
67 | 68 | * perf code: 0x01 |
68 | 69 | * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,KNL, |
69 | 70 | * GLM,CNL,KBL,CML,ICL,TGL,TNT,RKL, |
70 | | - * ADL |
| 71 | + * ADL,RPL |
71 | 72 | * Scope: Package (physical package) |
72 | 73 | * MSR_PKG_C6_RESIDENCY: Package C6 Residency Counter. |
73 | 74 | * perf code: 0x02 |
74 | 75 | * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW, |
75 | 76 | * SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX, |
76 | | - * TGL,TNT,RKL,ADL |
| 77 | + * TGL,TNT,RKL,ADL,RPL |
77 | 78 | * Scope: Package (physical package) |
78 | 79 | * MSR_PKG_C7_RESIDENCY: Package C7 Residency Counter. |
79 | 80 | * perf code: 0x03 |
80 | 81 | * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,CNL, |
81 | | - * KBL,CML,ICL,TGL,RKL,ADL |
| 82 | + * KBL,CML,ICL,TGL,RKL,ADL,RPL |
82 | 83 | * Scope: Package (physical package) |
83 | 84 | * MSR_PKG_C8_RESIDENCY: Package C8 Residency Counter. |
84 | 85 | * perf code: 0x04 |
85 | 86 | * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL, |
86 | | - * ADL |
| 87 | + * ADL,RPL |
87 | 88 | * Scope: Package (physical package) |
88 | 89 | * MSR_PKG_C9_RESIDENCY: Package C9 Residency Counter. |
89 | 90 | * perf code: 0x05 |
90 | 91 | * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL, |
91 | | - * ADL |
| 92 | + * ADL,RPL |
92 | 93 | * Scope: Package (physical package) |
93 | 94 | * MSR_PKG_C10_RESIDENCY: Package C10 Residency Counter. |
94 | 95 | * perf code: 0x06 |
95 | 96 | * Available model: HSW ULT,KBL,GLM,CNL,CML,ICL,TGL, |
96 | | - * TNT,RKL,ADL |
| 97 | + * TNT,RKL,ADL,RPL |
97 | 98 | * Scope: Package (physical package) |
98 | 99 | * |
99 | 100 | */ |
@@ -680,6 +681,7 @@ static const struct x86_cpu_id intel_cstates_match[] __initconst = { |
680 | 681 | X86_MATCH_INTEL_FAM6_MODEL(ROCKETLAKE, &icl_cstates), |
681 | 682 | X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE, &adl_cstates), |
682 | 683 | X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE_L, &adl_cstates), |
| 684 | + X86_MATCH_INTEL_FAM6_MODEL(RAPTORLAKE, &adl_cstates), |
683 | 685 | { }, |
684 | 686 | }; |
685 | 687 | MODULE_DEVICE_TABLE(x86cpu, intel_cstates_match); |
|
0 commit comments