Skip to content

Commit cdbc44d

Browse files
yogo1212Pratyush Yadav
authored andcommitted
mtd: spi-nor: support eon en25qh256a variant
This patch allows accessing the upper 16m on the A variant (EN25QH256A) of the EN25QH256 that shares same JEDEC ID. Without this patch, addr_with is detected to be '4' but the read_opcode is a plain READ (supporting only 3 byte addresses). Setting PARSE_SFDP is enough to detect the read_opcode READ_4B on the A variant. READ_4B is not available on the no-A variant. Both variants support 4-byte address mode (spi_nor_set_4byte_addr_mode) but that is prone to breaking on unexpected reboots if the reset pin isn't connected (broken-flash-reset). The no-A variant supports a 'high bank latch mode' that affects read, program, and erase commands - similar to the extended address register (EAR). The HBL bit is manipulated using the ENHBL (0x67) and EXHBL (0x98) opcodes. Should it become necessary to distinguish the two variants in the future, the A variant sets the SNOR_HWCAPS_READ_1_1_4 SFDP param - the no-A variant doesn't. Tested with and without fast read on the A variant only. Signed-off-by: Leon M. George <leon@georgemail.eu> Signed-off-by: Pratyush Yadav <p.yadav@ti.com> Reviewed-by: Michael Walle <michael@walle.cc> Link: https://lore.kernel.org/r/20220502233310.791565-2-leon@georgemail.eu
1 parent 89051ff commit cdbc44d

1 file changed

Lines changed: 2 additions & 1 deletion

File tree

drivers/mtd/spi-nor/eon.c

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -25,7 +25,8 @@ static const struct flash_info eon_nor_parts[] = {
2525
{ "en25qh64", INFO(0x1c7017, 0, 64 * 1024, 128)
2626
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ) },
2727
{ "en25qh128", INFO(0x1c7018, 0, 64 * 1024, 256) },
28-
{ "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512) },
28+
{ "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512)
29+
PARSE_SFDP },
2930
{ "en25s64", INFO(0x1c3817, 0, 64 * 1024, 128)
3031
NO_SFDP_FLAGS(SECT_4K) },
3132
};

0 commit comments

Comments
 (0)