Skip to content

Commit d4e745b

Browse files
committed
drm/i915/adlp: Add DP MST DPT/DPTP alignment WA (Wa_14014143976)
Add a workaround to fix BS-BS jitter issues on MST links, aligning DPT/DPTP MTPs. Bspec: 50050, 55424 Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com> Signed-off-by: Imre Deak <imre.deak@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20240129175533.904590-4-imre.deak@intel.com
1 parent 1af52d0 commit d4e745b

2 files changed

Lines changed: 4 additions & 0 deletions

File tree

drivers/gpu/drm/i915/display/intel_dp_mst.c

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1141,6 +1141,9 @@ static void enable_bs_jitter_was(const struct intel_crtc_state *crtc_state)
11411141
set |= DP_MST_SHORT_HBLANK_WA(crtc_state->cpu_transcoder);
11421142
else if (crtc_state->fec_enable)
11431143
clear |= DP_MST_SHORT_HBLANK_WA(crtc_state->cpu_transcoder);
1144+
1145+
if (crtc_state->fec_enable || intel_dp_is_uhbr(crtc_state))
1146+
set |= DP_MST_DPT_DPTP_ALIGN_WA(crtc_state->cpu_transcoder);
11441147
}
11451148

11461149
if (!clear && !set)

drivers/gpu/drm/i915/i915_reg.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -4565,6 +4565,7 @@
45654565
#define GLK_CL0_PWR_DOWN REG_BIT(10)
45664566

45674567
#define CHICKEN_MISC_3 _MMIO(0x42088)
4568+
#define DP_MST_DPT_DPTP_ALIGN_WA(trans) REG_BIT(9 + (trans) - TRANSCODER_A)
45684569
#define DP_MST_SHORT_HBLANK_WA(trans) REG_BIT(5 + (trans) - TRANSCODER_A)
45694570
#define DP_MST_FEC_BS_JITTER_WA(trans) REG_BIT(0 + (trans) - TRANSCODER_A)
45704571

0 commit comments

Comments
 (0)