Skip to content

Commit fb91526

Browse files
mtk-rex-bc-chenbebarino
authored andcommitted
dt-bindings: reset: mediatek: Add infra_ao reset index for MT8192/MT8195
To support reset of infra_ao, add the index of infra_ao reset of thermal/svs/pcei for MT8192 and thermal/svs for MT8195. Signed-off-by: Rex-BC Chen <rex-bc.chen@mediatek.com> Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> Reviewed-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> Reviewed-by: Nícolas F. R. A. Prado <nfraprado@collabora.com> [Nícolas: Test for MT8192] Tested-by: Nícolas F. R. A. Prado <nfraprado@collabora.com> Link: https://lore.kernel.org/r/20220523093346.28493-14-rex-bc.chen@mediatek.com Signed-off-by: Stephen Boyd <sboyd@kernel.org>
1 parent 4d352eb commit fb91526

2 files changed

Lines changed: 14 additions & 0 deletions

File tree

include/dt-bindings/reset/mt8192-resets.h

Lines changed: 8 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -7,6 +7,7 @@
77
#ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8192
88
#define _DT_BINDINGS_RESET_CONTROLLER_MT8192
99

10+
/* TOPRGU resets */
1011
#define MT8192_TOPRGU_MM_SW_RST 1
1112
#define MT8192_TOPRGU_MFG_SW_RST 2
1213
#define MT8192_TOPRGU_VENC_SW_RST 3
@@ -30,4 +31,11 @@
3031
/* MMSYS resets */
3132
#define MT8192_MMSYS_SW0_RST_B_DISP_DSI0 15
3233

34+
/* INFRA resets */
35+
#define MT8192_INFRA_RST0_THERM_CTRL_SWRST 0
36+
#define MT8192_INFRA_RST2_PEXTP_PHY_SWRST 1
37+
#define MT8192_INFRA_RST3_THERM_CTRL_PTP_SWRST 2
38+
#define MT8192_INFRA_RST4_PCIE_TOP_SWRST 3
39+
#define MT8192_INFRA_RST4_THERM_CTRL_MCU_SWRST 4
40+
3341
#endif /* _DT_BINDINGS_RESET_CONTROLLER_MT8192 */

include/dt-bindings/reset/mt8195-resets.h

Lines changed: 6 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -7,6 +7,7 @@
77
#ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8195
88
#define _DT_BINDINGS_RESET_CONTROLLER_MT8195
99

10+
/* TOPRGU resets */
1011
#define MT8195_TOPRGU_CONN_MCU_SW_RST 0
1112
#define MT8195_TOPRGU_INFRA_GRST_SW_RST 1
1213
#define MT8195_TOPRGU_APU_SW_RST 2
@@ -26,4 +27,9 @@
2627

2728
#define MT8195_TOPRGU_SW_RST_NUM 16
2829

30+
/* INFRA resets */
31+
#define MT8195_INFRA_RST0_THERM_CTRL_SWRST 0
32+
#define MT8195_INFRA_RST3_THERM_CTRL_PTP_SWRST 1
33+
#define MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST 2
34+
2935
#endif /* _DT_BINDINGS_RESET_CONTROLLER_MT8195 */

0 commit comments

Comments
 (0)