Skip to content

Commit ee603dd

Browse files
finley1226ZhengShunQian
authored andcommitted
clk: rockchip: rk3308: Fix spi clock's name
Change-Id: Id15d23786eed3e0105ad4f53858421a222e680d9 Signed-off-by: Finley Xiao <finley.xiao@rock-chips.com>
1 parent 1e27211 commit ee603dd

1 file changed

Lines changed: 3 additions & 3 deletions

File tree

drivers/clk/rockchip/clk-rk3308.c

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -414,13 +414,13 @@ static struct rockchip_clk_branch rk3308_clk_branches[] __initdata = {
414414
RK3308_CLKSEL_CON(75), 14, 2, MFLAGS, 0, 7, DFLAGS,
415415
RK3308_CLKGATE_CON(15), 1, GFLAGS),
416416

417-
COMPOSITE(SCLK_SPI0, "clk_isp0", mux_dpll_vpll0_xin24m_p, 0,
417+
COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
418418
RK3308_CLKSEL_CON(30), 14, 2, MFLAGS, 0, 7, DFLAGS,
419419
RK3308_CLKGATE_CON(3), 2, GFLAGS),
420-
COMPOSITE(SCLK_SPI1, "clk_isp1", mux_dpll_vpll0_xin24m_p, 0,
420+
COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
421421
RK3308_CLKSEL_CON(31), 14, 2, MFLAGS, 0, 7, DFLAGS,
422422
RK3308_CLKGATE_CON(3), 3, GFLAGS),
423-
COMPOSITE(SCLK_SPI2, "clk_isp2", mux_dpll_vpll0_xin24m_p, 0,
423+
COMPOSITE(SCLK_SPI2, "clk_spi2", mux_dpll_vpll0_xin24m_p, 0,
424424
RK3308_CLKSEL_CON(32), 14, 2, MFLAGS, 0, 7, DFLAGS,
425425
RK3308_CLKGATE_CON(3), 4, GFLAGS),
426426

0 commit comments

Comments
 (0)