|
28 | 28 | #define ICL_N_GPI_IS 0x100 |
29 | 29 | #define ICL_N_GPI_IE 0x120 |
30 | 30 |
|
31 | | -#define ICL_GPP(r, s, e, g) \ |
32 | | - { \ |
33 | | - .reg_num = (r), \ |
34 | | - .base = (s), \ |
35 | | - .size = ((e) - (s) + 1), \ |
36 | | - .gpio_base = (g), \ |
37 | | - } |
38 | | - |
39 | 31 | #define ICL_LP_COMMUNITY(b, s, e, g) \ |
40 | 32 | INTEL_COMMUNITY_GPPS(b, s, e, g, ICL_LP) |
41 | 33 |
|
@@ -302,29 +294,29 @@ static const struct pinctrl_pin_desc icllp_pins[] = { |
302 | 294 | }; |
303 | 295 |
|
304 | 296 | static const struct intel_padgroup icllp_community0_gpps[] = { |
305 | | - ICL_GPP(0, 0, 7, 0), /* GPP_G */ |
306 | | - ICL_GPP(1, 8, 33, 32), /* GPP_B */ |
307 | | - ICL_GPP(2, 34, 58, 64), /* GPP_A */ |
| 297 | + INTEL_GPP(0, 0, 7, 0), /* GPP_G */ |
| 298 | + INTEL_GPP(1, 8, 33, 32), /* GPP_B */ |
| 299 | + INTEL_GPP(2, 34, 58, 64), /* GPP_A */ |
308 | 300 | }; |
309 | 301 |
|
310 | 302 | static const struct intel_padgroup icllp_community1_gpps[] = { |
311 | | - ICL_GPP(0, 59, 82, 96), /* GPP_H */ |
312 | | - ICL_GPP(1, 83, 103, 128), /* GPP_D */ |
313 | | - ICL_GPP(2, 104, 123, 160), /* GPP_F */ |
314 | | - ICL_GPP(3, 124, 152, 192), /* vGPIO */ |
| 303 | + INTEL_GPP(0, 59, 82, 96), /* GPP_H */ |
| 304 | + INTEL_GPP(1, 83, 103, 128), /* GPP_D */ |
| 305 | + INTEL_GPP(2, 104, 123, 160), /* GPP_F */ |
| 306 | + INTEL_GPP(3, 124, 152, 192), /* vGPIO */ |
315 | 307 | }; |
316 | 308 |
|
317 | 309 | static const struct intel_padgroup icllp_community4_gpps[] = { |
318 | | - ICL_GPP(0, 153, 176, 224), /* GPP_C */ |
319 | | - ICL_GPP(1, 177, 182, INTEL_GPIO_BASE_NOMAP), /* HVCMOS */ |
320 | | - ICL_GPP(2, 183, 206, 256), /* GPP_E */ |
321 | | - ICL_GPP(3, 207, 215, INTEL_GPIO_BASE_NOMAP), /* JTAG */ |
| 310 | + INTEL_GPP(0, 153, 176, 224), /* GPP_C */ |
| 311 | + INTEL_GPP(1, 177, 182, INTEL_GPIO_BASE_NOMAP), /* HVCMOS */ |
| 312 | + INTEL_GPP(2, 183, 206, 256), /* GPP_E */ |
| 313 | + INTEL_GPP(3, 207, 215, INTEL_GPIO_BASE_NOMAP), /* JTAG */ |
322 | 314 | }; |
323 | 315 |
|
324 | 316 | static const struct intel_padgroup icllp_community5_gpps[] = { |
325 | | - ICL_GPP(0, 216, 223, 288), /* GPP_R */ |
326 | | - ICL_GPP(1, 224, 231, 320), /* GPP_S */ |
327 | | - ICL_GPP(2, 232, 240, INTEL_GPIO_BASE_NOMAP), /* SPI */ |
| 317 | + INTEL_GPP(0, 216, 223, 288), /* GPP_R */ |
| 318 | + INTEL_GPP(1, 224, 231, 320), /* GPP_S */ |
| 319 | + INTEL_GPP(2, 232, 240, INTEL_GPIO_BASE_NOMAP), /* SPI */ |
328 | 320 | }; |
329 | 321 |
|
330 | 322 | static const struct intel_community icllp_communities[] = { |
@@ -632,27 +624,27 @@ static const struct pinctrl_pin_desc icln_pins[] = { |
632 | 624 | }; |
633 | 625 |
|
634 | 626 | static const struct intel_padgroup icln_community0_gpps[] = { |
635 | | - ICL_GPP(0, 0, 8, INTEL_GPIO_BASE_NOMAP), /* SPI */ |
636 | | - ICL_GPP(1, 9, 34, 32), /* GPP_B */ |
637 | | - ICL_GPP(2, 35, 55, 64), /* GPP_A */ |
638 | | - ICL_GPP(3, 56, 63, 96), /* GPP_S */ |
639 | | - ICL_GPP(4, 64, 71, 128), /* GPP_R */ |
| 627 | + INTEL_GPP(0, 0, 8, INTEL_GPIO_BASE_NOMAP), /* SPI */ |
| 628 | + INTEL_GPP(1, 9, 34, 32), /* GPP_B */ |
| 629 | + INTEL_GPP(2, 35, 55, 64), /* GPP_A */ |
| 630 | + INTEL_GPP(3, 56, 63, 96), /* GPP_S */ |
| 631 | + INTEL_GPP(4, 64, 71, 128), /* GPP_R */ |
640 | 632 | }; |
641 | 633 |
|
642 | 634 | static const struct intel_padgroup icln_community1_gpps[] = { |
643 | | - ICL_GPP(0, 72, 95, 160), /* GPP_H */ |
644 | | - ICL_GPP(1, 96, 121, 192), /* GPP_D */ |
645 | | - ICL_GPP(2, 122, 150, 224), /* vGPIO */ |
646 | | - ICL_GPP(3, 151, 174, 256), /* GPP_C */ |
| 635 | + INTEL_GPP(0, 72, 95, 160), /* GPP_H */ |
| 636 | + INTEL_GPP(1, 96, 121, 192), /* GPP_D */ |
| 637 | + INTEL_GPP(2, 122, 150, 224), /* vGPIO */ |
| 638 | + INTEL_GPP(3, 151, 174, 256), /* GPP_C */ |
647 | 639 | }; |
648 | 640 |
|
649 | 641 | static const struct intel_padgroup icln_community4_gpps[] = { |
650 | | - ICL_GPP(0, 175, 180, INTEL_GPIO_BASE_NOMAP), /* HVCMOS */ |
651 | | - ICL_GPP(1, 181, 204, 288), /* GPP_E */ |
| 642 | + INTEL_GPP(0, 175, 180, INTEL_GPIO_BASE_NOMAP), /* HVCMOS */ |
| 643 | + INTEL_GPP(1, 181, 204, 288), /* GPP_E */ |
652 | 644 | }; |
653 | 645 |
|
654 | 646 | static const struct intel_padgroup icln_community5_gpps[] = { |
655 | | - ICL_GPP(0, 205, 212, INTEL_GPIO_BASE_ZERO), /* GPP_G */ |
| 647 | + INTEL_GPP(0, 205, 212, INTEL_GPIO_BASE_ZERO), /* GPP_G */ |
656 | 648 | }; |
657 | 649 |
|
658 | 650 | static const struct intel_community icln_communities[] = { |
|
0 commit comments