Skip to content

Commit e23d5a3

Browse files
vaishnavachathnmenon
authored andcommitted
arm64: dts: ti: k3-j784s4: Add MCSPI nodes
J784S4 has 8 MCSPI instances in the main domain and 3 instances in the MCU domain. Add the DT nodes for all the 11 instances and keep them disabled. MAIN_MCSPI4 is connected as a slave to MCU_MCSPI2 by default at power-up, MAIN_MCSPI4 and MCU_MCSPI2 are not pinned out externally. Signed-off-by: Vaishnav Achath <vaishnav.a@ti.com> Reviewed-by: Keerthy <j-keerthy@ti.com> Link: https://lore.kernel.org/r/20230321082827.14274-5-vaishnav.a@ti.com Signed-off-by: Nishanth Menon <nm@ti.com>
1 parent 04d7cb6 commit e23d5a3

2 files changed

Lines changed: 121 additions & 0 deletions

File tree

arch/arm64/boot/dts/ti/k3-j784s4-main.dtsi

Lines changed: 88 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1024,4 +1024,92 @@
10241024
bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
10251025
status = "disabled";
10261026
};
1027+
1028+
main_spi0: spi@2100000 {
1029+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1030+
reg = <0x00 0x02100000 0x00 0x400>;
1031+
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
1032+
#address-cells = <1>;
1033+
#size-cells = <0>;
1034+
power-domains = <&k3_pds 376 TI_SCI_PD_EXCLUSIVE>;
1035+
clocks = <&k3_clks 376 1>;
1036+
status = "disabled";
1037+
};
1038+
1039+
main_spi1: spi@2110000 {
1040+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1041+
reg = <0x00 0x02110000 0x00 0x400>;
1042+
interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
1043+
#address-cells = <1>;
1044+
#size-cells = <0>;
1045+
power-domains = <&k3_pds 377 TI_SCI_PD_EXCLUSIVE>;
1046+
clocks = <&k3_clks 377 1>;
1047+
status = "disabled";
1048+
};
1049+
1050+
main_spi2: spi@2120000 {
1051+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1052+
reg = <0x00 0x02120000 0x00 0x400>;
1053+
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1054+
#address-cells = <1>;
1055+
#size-cells = <0>;
1056+
power-domains = <&k3_pds 378 TI_SCI_PD_EXCLUSIVE>;
1057+
clocks = <&k3_clks 378 1>;
1058+
status = "disabled";
1059+
};
1060+
1061+
main_spi3: spi@2130000 {
1062+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1063+
reg = <0x00 0x02130000 0x00 0x400>;
1064+
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1065+
#address-cells = <1>;
1066+
#size-cells = <0>;
1067+
power-domains = <&k3_pds 379 TI_SCI_PD_EXCLUSIVE>;
1068+
clocks = <&k3_clks 379 1>;
1069+
status = "disabled";
1070+
};
1071+
1072+
main_spi4: spi@2140000 {
1073+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1074+
reg = <0x00 0x02140000 0x00 0x400>;
1075+
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1076+
#address-cells = <1>;
1077+
#size-cells = <0>;
1078+
power-domains = <&k3_pds 380 TI_SCI_PD_EXCLUSIVE>;
1079+
clocks = <&k3_clks 380 1>;
1080+
status = "disabled";
1081+
};
1082+
1083+
main_spi5: spi@2150000 {
1084+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1085+
reg = <0x00 0x02150000 0x00 0x400>;
1086+
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1087+
#address-cells = <1>;
1088+
#size-cells = <0>;
1089+
power-domains = <&k3_pds 381 TI_SCI_PD_EXCLUSIVE>;
1090+
clocks = <&k3_clks 381 1>;
1091+
status = "disabled";
1092+
};
1093+
1094+
main_spi6: spi@2160000 {
1095+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1096+
reg = <0x00 0x02160000 0x00 0x400>;
1097+
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1098+
#address-cells = <1>;
1099+
#size-cells = <0>;
1100+
power-domains = <&k3_pds 382 TI_SCI_PD_EXCLUSIVE>;
1101+
clocks = <&k3_clks 382 1>;
1102+
status = "disabled";
1103+
};
1104+
1105+
main_spi7: spi@2170000 {
1106+
compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1107+
reg = <0x00 0x02170000 0x00 0x400>;
1108+
interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
1109+
#address-cells = <1>;
1110+
#size-cells = <0>;
1111+
power-domains = <&k3_pds 383 TI_SCI_PD_EXCLUSIVE>;
1112+
clocks = <&k3_clks 383 1>;
1113+
status = "disabled";
1114+
};
10271115
};

arch/arm64/boot/dts/ti/k3-j784s4-mcu-wakeup.dtsi

Lines changed: 33 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -204,6 +204,39 @@
204204
status = "disabled";
205205
};
206206

207+
mcu_spi0: spi@40300000 {
208+
compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
209+
reg = <0x00 0x040300000 0x00 0x400>;
210+
interrupts = <GIC_SPI 848 IRQ_TYPE_LEVEL_HIGH>;
211+
#address-cells = <1>;
212+
#size-cells = <0>;
213+
power-domains = <&k3_pds 384 TI_SCI_PD_EXCLUSIVE>;
214+
clocks = <&k3_clks 384 0>;
215+
status = "disabled";
216+
};
217+
218+
mcu_spi1: spi@40310000 {
219+
compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
220+
reg = <0x00 0x040310000 0x00 0x400>;
221+
interrupts = <GIC_SPI 849 IRQ_TYPE_LEVEL_HIGH>;
222+
#address-cells = <1>;
223+
#size-cells = <0>;
224+
power-domains = <&k3_pds 385 TI_SCI_PD_EXCLUSIVE>;
225+
clocks = <&k3_clks 385 0>;
226+
status = "disabled";
227+
};
228+
229+
mcu_spi2: spi@40320000 {
230+
compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
231+
reg = <0x00 0x040320000 0x00 0x400>;
232+
interrupts = <GIC_SPI 850 IRQ_TYPE_LEVEL_HIGH>;
233+
#address-cells = <1>;
234+
#size-cells = <0>;
235+
power-domains = <&k3_pds 386 TI_SCI_PD_EXCLUSIVE>;
236+
clocks = <&k3_clks 386 0>;
237+
status = "disabled";
238+
};
239+
207240
mcu_navss: bus@28380000{
208241
compatible = "simple-bus";
209242
#address-cells = <2>;

0 commit comments

Comments
 (0)